blob: 53882e2babbb2ec3903aebdb14b9fd3a28482d47 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver PCI Bus Glue.
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/pci.h>
Ben Hutchings7fc2a612011-04-25 16:54:28 +010024#include <linux/slab.h>
Paul Gortmaker6eb0de82011-07-03 16:09:31 -040025#include <linux/module.h>
Mathias Nymanc3c58192015-07-21 17:20:25 +030026#include <linux/acpi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070027
28#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030029#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
Lu Baolufa895372016-01-26 17:50:05 +020031#define SSIC_PORT_NUM 2
32#define SSIC_PORT_CFG2 0x880c
33#define SSIC_PORT_CFG2_OFFSET 0x30
Rajmohan Maniabce3292015-07-21 17:20:26 +030034#define PROG_DONE (1 << 30)
35#define SSIC_PORT_UNUSED (1 << 31)
36
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070037/* Device for a quirk */
38#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
39#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
Hans de Goeded95815b2016-06-01 21:01:29 +020040#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
Sarah Sharpbba18e32012-10-17 13:44:06 -070041#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070042
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020043#define PCI_VENDOR_ID_ETRON 0x1b6f
Hans de Goede170625e2014-07-25 22:01:19 +020044#define PCI_DEVICE_ID_EJ168 0x7023
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020045
Takashi Iwai638298d2013-09-12 08:11:06 +020046#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
47#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
Mathias Nyman4c391352016-10-20 18:09:18 +030048#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
Mathias Nymanb8cb91e2015-03-06 17:23:19 +020049#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
50#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
51#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
Lu Baoluccc04af2016-01-26 17:50:08 +020052#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
Rafal Redzimski0d46fac2016-04-08 16:25:05 +030053#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
Mathias Nyman346e99732016-10-20 18:09:19 +030054#define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
Mathias Nymana0c16632017-05-17 18:32:00 +030055#define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
Takashi Iwai638298d2013-09-12 08:11:06 +020056
Jiahau Changdec08192017-06-19 13:08:30 +030057#define PCI_DEVICE_ID_AMD_PROMONTORYA_4 0x43b9
58#define PCI_DEVICE_ID_AMD_PROMONTORYA_3 0x43ba
59#define PCI_DEVICE_ID_AMD_PROMONTORYA_2 0x43bb
60#define PCI_DEVICE_ID_AMD_PROMONTORYA_1 0x43bc
61
Sarah Sharp66d4ead2009-04-27 19:52:28 -070062static const char hcd_name[] = "xhci_hcd";
63
Andrew Bresticker1885d9a2014-10-03 11:35:26 +030064static struct hc_driver __read_mostly xhci_pci_hc_driver;
65
Roger Quadroscd33a322015-05-29 17:01:46 +030066static int xhci_pci_setup(struct usb_hcd *hcd);
67
68static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
Roger Quadroscd33a322015-05-29 17:01:46 +030069 .reset = xhci_pci_setup,
70};
71
Sarah Sharp66d4ead2009-04-27 19:52:28 -070072/* called after powerup, by probe or system-pm "wakeup" */
73static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
74{
75 /*
76 * TODO: Implement finding debug ports later.
77 * TODO: see if there are any quirks that need to be added to handle
78 * new extended capabilities.
79 */
80
81 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
82 if (!pci_set_mwi(pdev))
83 xhci_dbg(xhci, "MWI active\n");
84
85 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
86 return 0;
87}
88
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -070089static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
90{
91 struct pci_dev *pdev = to_pci_dev(dev);
92
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070093 /* Look for vendor-specific quirks */
94 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
Sarah Sharpbba18e32012-10-17 13:44:06 -070095 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
96 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
97 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
98 pdev->revision == 0x0) {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070099 xhci->quirks |= XHCI_RESET_EP_QUIRK;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300100 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
101 "QUIRK: Fresco Logic xHC needs configure"
102 " endpoint cmd after reset endpoint");
Sarah Sharpf5182b42011-06-02 11:33:02 -0700103 }
Oliver Neukum455f5892013-09-30 15:50:54 +0200104 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
105 pdev->revision == 0x4) {
106 xhci->quirks |= XHCI_SLOW_SUSPEND;
107 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
108 "QUIRK: Fresco Logic xHC revision %u"
109 "must be suspended extra slowly",
110 pdev->revision);
111 }
Hans de Goede7f5c4d62014-12-05 11:11:28 +0100112 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
113 xhci->quirks |= XHCI_BROKEN_STREAMS;
Sarah Sharpf5182b42011-06-02 11:33:02 -0700114 /* Fresco Logic confirms: all revisions of this chip do not
115 * support MSI, even though some of them claim to in their PCI
116 * capabilities.
117 */
118 xhci->quirks |= XHCI_BROKEN_MSI;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300119 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
120 "QUIRK: Fresco Logic revision %u "
121 "has broken MSI implementation",
Sarah Sharpf5182b42011-06-02 11:33:02 -0700122 pdev->revision);
Sarah Sharp1530bbc62012-05-08 09:22:49 -0700123 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700124 }
Sarah Sharpf5182b42011-06-02 11:33:02 -0700125
Hans de Goeded95815b2016-06-01 21:01:29 +0200126 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
127 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
128 xhci->quirks |= XHCI_BROKEN_STREAMS;
129
Sarah Sharp02386342010-05-24 13:25:28 -0700130 if (pdev->vendor == PCI_VENDOR_ID_NEC)
131 xhci->quirks |= XHCI_NEC_HOST;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700132
Andiry Xu7e393a82011-09-23 14:19:54 -0700133 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
134 xhci->quirks |= XHCI_AMD_0x96_HOST;
135
Andiry Xuc41136b2011-03-22 17:08:14 +0800136 /* AMD PLL quirk */
137 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
138 xhci->quirks |= XHCI_AMD_PLL_FIX;
Huang Rui2597fe92014-08-19 15:17:57 +0300139
140 if (pdev->vendor == PCI_VENDOR_ID_AMD)
141 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
142
Jiahau Changdec08192017-06-19 13:08:30 +0300143 if ((pdev->vendor == PCI_VENDOR_ID_AMD) &&
144 ((pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_4) ||
145 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_3) ||
146 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_2) ||
147 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_1)))
148 xhci->quirks |= XHCI_U2_DISABLE_WAKE;
149
Sarah Sharpe3567d22012-05-16 13:36:24 -0700150 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
151 xhci->quirks |= XHCI_LPM_SUPPORT;
152 xhci->quirks |= XHCI_INTEL_HOST;
Lu Baolu227a4fd2015-03-23 18:27:42 +0200153 xhci->quirks |= XHCI_AVOID_BEI;
Sarah Sharpe3567d22012-05-16 13:36:24 -0700154 }
Sarah Sharpad808332011-05-25 10:43:56 -0700155 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
156 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -0700157 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
158 xhci->limit_active_eps = 64;
Sarah Sharp86cc5582011-09-02 11:05:54 -0700159 xhci->quirks |= XHCI_SW_BW_CHECKING;
Sarah Sharpe95829f2012-07-23 18:59:30 +0300160 /*
161 * PPT desktop boards DH77EB and DH77DF will power back on after
162 * a few seconds of being shutdown. The fix for this is to
163 * switch the ports from xHCI to EHCI on shutdown. We can't use
164 * DMI information to find those particular boards (since each
165 * vendor will change the board name), so we have to key off all
166 * PPT chipsets.
167 */
168 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Sarah Sharpad808332011-05-25 10:43:56 -0700169 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200170 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
Mathias Nyman4c391352016-10-20 18:09:18 +0300171 (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
172 pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
Denis Turischevc09ec252014-04-25 19:20:14 +0300173 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Laura Abbottfd7cd062015-10-12 11:30:13 +0300174 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
Takashi Iwai638298d2013-09-12 08:11:06 +0200175 }
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200176 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
177 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
178 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
Lu Baoluccc04af2016-01-26 17:50:08 +0200179 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Rafal Redzimski0d46fac2016-04-08 16:25:05 +0300180 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
Wan Ahmad Zainie6c97cfc2017-01-03 18:28:52 +0200181 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300182 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
183 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) {
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200184 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
185 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200186 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
187 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
188 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
189 }
Mathias Nyman346e99732016-10-20 18:09:19 +0300190 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
191 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300192 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
193 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
Mathias Nyman346e99732016-10-20 18:09:19 +0300194 xhci->quirks |= XHCI_MISSING_CAS;
195
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200196 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
Hans de Goede170625e2014-07-25 22:01:19 +0200197 pdev->device == PCI_DEVICE_ID_EJ168) {
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200198 xhci->quirks |= XHCI_RESET_ON_RESUME;
Sarah Sharp5cb7df22012-07-02 13:36:23 -0700199 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede8f873c12014-07-25 22:01:18 +0200200 xhci->quirks |= XHCI_BROKEN_STREAMS;
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200201 }
Sarah Sharp1aa95782014-01-17 15:38:12 -0800202 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
Igor Gnatenko6db249e2014-04-25 19:20:15 +0300203 pdev->device == 0x0015)
Sarah Sharp1aa95782014-01-17 15:38:12 -0800204 xhci->quirks |= XHCI_RESET_ON_RESUME;
Elric Fu457a4f62012-03-29 15:47:50 +0800205 if (pdev->vendor == PCI_VENDOR_ID_VIA)
206 xhci->quirks |= XHCI_RESET_ON_RESUME;
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200207
Hans de Goedee21eba02014-08-25 12:21:56 +0200208 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
209 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
210 pdev->device == 0x3432)
211 xhci->quirks |= XHCI_BROKEN_STREAMS;
212
Hans de Goede2391eac2014-10-28 11:05:29 +0100213 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
214 pdev->device == 0x1042)
215 xhci->quirks |= XHCI_BROKEN_STREAMS;
Corentin Labbed2f48f02017-06-09 14:48:41 +0300216 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
217 pdev->device == 0x1142)
218 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede2391eac2014-10-28 11:05:29 +0100219
Roger Quadros69307cc2017-04-07 17:57:12 +0300220 if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
221 xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
222
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200223 if (xhci->quirks & XHCI_RESET_ON_RESUME)
224 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
225 "QUIRK: Resetting on resume");
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700226}
Andiry Xuc41136b2011-03-22 17:08:14 +0800227
Mathias Nymanc3c58192015-07-21 17:20:25 +0300228#ifdef CONFIG_ACPI
229static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
230{
Andy Shevchenko94116f82017-06-05 19:40:46 +0300231 static const guid_t intel_dsm_guid =
232 GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
233 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
Mika Westerberg84ed9152015-12-04 15:53:42 +0200234 union acpi_object *obj;
235
Andy Shevchenko94116f82017-06-05 19:40:46 +0300236 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
Mika Westerberg84ed9152015-12-04 15:53:42 +0200237 NULL);
238 ACPI_FREE(obj);
Mathias Nymanc3c58192015-07-21 17:20:25 +0300239}
240#else
Mika Westerberg84ed9152015-12-04 15:53:42 +0200241static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
Mathias Nymanc3c58192015-07-21 17:20:25 +0300242#endif /* CONFIG_ACPI */
243
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700244/* called during probe() after chip reset completes */
245static int xhci_pci_setup(struct usb_hcd *hcd)
246{
247 struct xhci_hcd *xhci;
248 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
249 int retval;
250
Mathias Nymanb50107b2015-10-01 18:40:38 +0300251 xhci = hcd_to_xhci(hcd);
252 if (!xhci->sbrn)
253 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
254
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700255 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700256 if (retval)
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700257 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700258
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700259 if (!usb_hcd_is_primary_hcd(hcd))
260 return 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700261
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700262 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
263
264 /* Find any debug ports */
Lu Baolu989bad12017-01-23 14:20:03 +0200265 return xhci_pci_reinit(xhci, pdev);
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700266}
267
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800268/*
269 * We need to register our own PCI probe function (instead of the USB core's
270 * function) in order to create a second roothub under xHCI.
271 */
272static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
273{
274 int retval;
275 struct xhci_hcd *xhci;
276 struct hc_driver *driver;
277 struct usb_hcd *hcd;
278
279 driver = (struct hc_driver *)id->driver_data;
Mathias Nymanbcffae72014-03-03 19:30:17 +0200280
281 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
282 pm_runtime_get_noresume(&dev->dev);
283
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800284 /* Register the USB 2.0 roothub.
285 * FIXME: USB core must know to register the USB 2.0 roothub first.
286 * This is sort of silly, because we could just set the HCD driver flags
287 * to say USB 2.0, but I'm not sure what the implications would be in
288 * the other parts of the HCD code.
289 */
290 retval = usb_hcd_pci_probe(dev, id);
291
292 if (retval)
Mathias Nymanbcffae72014-03-03 19:30:17 +0200293 goto put_runtime_pm;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800294
295 /* USB 2.0 roothub is stored in the PCI device now. */
296 hcd = dev_get_drvdata(&dev->dev);
297 xhci = hcd_to_xhci(hcd);
298 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
299 pci_name(dev), hcd);
300 if (!xhci->shared_hcd) {
301 retval = -ENOMEM;
302 goto dealloc_usb2_hcd;
303 }
304
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800305 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800306 IRQF_SHARED);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800307 if (retval)
308 goto put_usb3_hcd;
309 /* Roothub already marked as USB 3.0 speed */
Sarah Sharp3b3db022012-05-09 10:55:03 -0700310
Hans de Goede8f873c12014-07-25 22:01:18 +0200311 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
312 HCC_MAX_PSA(xhci->hcc_params) >= 4)
Oliver Neukum14aec582014-02-11 20:36:04 +0100313 xhci->shared_hcd->can_do_streams = 1;
314
Mathias Nymanc3c58192015-07-21 17:20:25 +0300315 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
316 xhci_pme_acpi_rtd3_enable(dev);
317
Mathias Nymanbcffae72014-03-03 19:30:17 +0200318 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
319 pm_runtime_put_noidle(&dev->dev);
320
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800321 return 0;
322
323put_usb3_hcd:
324 usb_put_hcd(xhci->shared_hcd);
325dealloc_usb2_hcd:
326 usb_hcd_pci_remove(dev);
Mathias Nymanbcffae72014-03-03 19:30:17 +0200327put_runtime_pm:
328 pm_runtime_put_noidle(&dev->dev);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800329 return retval;
330}
331
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700332static void xhci_pci_remove(struct pci_dev *dev)
333{
334 struct xhci_hcd *xhci;
335
336 xhci = hcd_to_xhci(pci_get_drvdata(dev));
Mathias Nyman98d74f92016-04-08 16:25:10 +0300337 xhci->xhc_state |= XHCI_STATE_REMOVING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800338 if (xhci->shared_hcd) {
339 usb_remove_hcd(xhci->shared_hcd);
340 usb_put_hcd(xhci->shared_hcd);
341 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200342
343 /* Workaround for spurious wakeups at shutdown with HSW */
344 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
345 pci_set_power_state(dev, PCI_D3hot);
Mathias Nymanf1f6d9a2016-08-16 10:18:06 +0300346
347 usb_hcd_pci_remove(dev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700348}
349
Andiry Xu5535b1d52010-10-14 07:23:06 -0700350#ifdef CONFIG_PM
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300351/*
352 * In some Intel xHCI controllers, in order to get D3 working,
353 * through a vendor specific SSIC CONFIG register at offset 0x883c,
354 * SSIC PORT need to be marked as "unused" before putting xHCI
355 * into D3. After D3 exit, the SSIC port need to be marked as "used".
356 * Without this change, xHCI might not enter D3 state.
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300357 */
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200358static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300359{
360 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300361 u32 val;
362 void __iomem *reg;
Lu Baolufa895372016-01-26 17:50:05 +0200363 int i;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300364
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200365 for (i = 0; i < SSIC_PORT_NUM; i++) {
366 reg = (void __iomem *) xhci->cap_regs +
367 SSIC_PORT_CFG2 +
368 i * SSIC_PORT_CFG2_OFFSET;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300369
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200370 /* Notify SSIC that SSIC profile programming is not done. */
371 val = readl(reg) & ~PROG_DONE;
372 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300373
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200374 /* Mark SSIC port as unused(suspend) or used(resume) */
375 val = readl(reg);
376 if (suspend)
377 val |= SSIC_PORT_UNUSED;
378 else
379 val &= ~SSIC_PORT_UNUSED;
380 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300381
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200382 /* Notify SSIC that SSIC profile programming is done */
383 val = readl(reg) | PROG_DONE;
384 writel(val, reg);
385 readl(reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300386 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200387}
388
389/*
390 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
391 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
392 */
393static void xhci_pme_quirk(struct usb_hcd *hcd)
394{
395 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
396 void __iomem *reg;
397 u32 val;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300398
399 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
400 val = readl(reg);
401 writel(val | BIT(28), reg);
402 readl(reg);
403}
404
Andiry Xu5535b1d52010-10-14 07:23:06 -0700405static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
406{
407 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700408 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Lu Baolu92149c92016-01-26 17:50:07 +0200409 int ret;
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700410
411 /*
412 * Systems with the TI redriver that loses port status change events
413 * need to have the registers polled during D3, so avoid D3cold.
414 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300415 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300416 pci_d3cold_disable(pdev);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700417
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200418 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200419 xhci_pme_quirk(hcd);
420
421 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
422 xhci_ssic_port_unused_quirk(hcd, true);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200423
Lu Baolu92149c92016-01-26 17:50:07 +0200424 ret = xhci_suspend(xhci, do_wakeup);
425 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
426 xhci_ssic_port_unused_quirk(hcd, false);
427
428 return ret;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700429}
430
431static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
432{
433 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800434 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700435 int retval = 0;
436
Sarah Sharp69e848c2011-02-22 09:57:15 -0800437 /* The BIOS on systems with the Intel Panther Point chipset may or may
438 * not support xHCI natively. That means that during system resume, it
439 * may switch the ports back to EHCI so that users can use their
440 * keyboard to select a kernel from GRUB after resume from hibernate.
441 *
442 * The BIOS is supposed to remember whether the OS had xHCI ports
443 * enabled before resume, and switch the ports back to xHCI when the
444 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
445 * writers.
446 *
447 * Unconditionally switch the ports back to xHCI after a system resume.
Mathias Nyman26b76792013-07-23 11:35:47 +0300448 * It should not matter whether the EHCI or xHCI controller is
449 * resumed first. It's enough to do the switchover in xHCI because
450 * USB core won't notice anything as the hub driver doesn't start
451 * running again until after all the devices (including both EHCI and
452 * xHCI host controllers) have been resumed.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800453 */
Mathias Nyman26b76792013-07-23 11:35:47 +0300454
455 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
456 usb_enable_intel_xhci_ports(pdev);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800457
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200458 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
459 xhci_ssic_port_unused_quirk(hcd, false);
460
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200461 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200462 xhci_pme_quirk(hcd);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200463
Andiry Xu5535b1d52010-10-14 07:23:06 -0700464 retval = xhci_resume(xhci, hibernated);
465 return retval;
466}
467#endif /* CONFIG_PM */
468
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700469/*-------------------------------------------------------------------------*/
470
471/* PCI driver selection metadata; PCI hotplugging uses this */
472static const struct pci_device_id pci_ids[] = { {
473 /* handle any USB 3.0 xHCI controller */
474 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
475 .driver_data = (unsigned long) &xhci_pci_hc_driver,
476 },
477 { /* end: all zeroes */ }
478};
479MODULE_DEVICE_TABLE(pci, pci_ids);
480
481/* pci driver glue; this is a "new style" PCI driver module */
482static struct pci_driver xhci_pci_driver = {
483 .name = (char *) hcd_name,
484 .id_table = pci_ids,
485
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800486 .probe = xhci_pci_probe,
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700487 .remove = xhci_pci_remove,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700488 /* suspend and resume implemented later */
489
490 .shutdown = usb_hcd_pci_shutdown,
Alan Sternf875fdb2013-09-24 15:45:25 -0400491#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700492 .driver = {
493 .pm = &usb_hcd_pci_pm_ops
494 },
495#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700496};
497
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300498static int __init xhci_pci_init(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700499{
Roger Quadroscd33a322015-05-29 17:01:46 +0300500 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +0300501#ifdef CONFIG_PM
502 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
503 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
504#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700505 return pci_register_driver(&xhci_pci_driver);
506}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300507module_init(xhci_pci_init);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700508
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300509static void __exit xhci_pci_exit(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700510{
511 pci_unregister_driver(&xhci_pci_driver);
512}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300513module_exit(xhci_pci_exit);
514
515MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
516MODULE_LICENSE("GPL");