blob: 5e51cfcda39f141b350066f3c512da401502513e [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatreeb7ae892008-03-11 16:17:17 -07003 * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Zhu Yib481de92007-09-25 17:54:57 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/version.h>
33#include <linux/init.h>
34#include <linux/pci.h>
35#include <linux/dma-mapping.h>
36#include <linux/delay.h>
37#include <linux/skbuff.h>
38#include <linux/netdevice.h>
39#include <linux/wireless.h>
40#include <linux/firmware.h>
Zhu Yib481de92007-09-25 17:54:57 -070041#include <linux/etherdevice.h>
42#include <linux/if_arp.h>
43
44#include <net/ieee80211_radiotap.h>
45#include <net/mac80211.h>
46
47#include <asm/div64.h>
48
Tomas Winkler82b9a122008-03-04 18:09:30 -080049#include "iwl-3945-core.h"
Zhu Yib481de92007-09-25 17:54:57 -070050#include "iwl-3945.h"
51#include "iwl-helpers.h"
52
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +080053#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080054u32 iwl3945_debug_level;
Zhu Yib481de92007-09-25 17:54:57 -070055#endif
56
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080057static int iwl3945_tx_queue_update_write_ptr(struct iwl3945_priv *priv,
58 struct iwl3945_tx_queue *txq);
Christoph Hellwig416e1432007-10-25 17:15:49 +080059
Zhu Yib481de92007-09-25 17:54:57 -070060/******************************************************************************
61 *
62 * module boiler plate
63 *
64 ******************************************************************************/
65
66/* module parameters */
Cahill, Ben M6440adb2007-11-29 11:09:55 +080067static int iwl3945_param_disable_hw_scan; /* def: 0 = use 3945's h/w scan */
68static int iwl3945_param_debug; /* def: 0 = minimal debug log messages */
69static int iwl3945_param_disable; /* def: 0 = enable radio */
Ben Cahill9fbab512007-11-29 11:09:47 +080070static int iwl3945_param_antenna; /* def: 0 = both antennas (use diversity) */
Cahill, Ben M6440adb2007-11-29 11:09:55 +080071int iwl3945_param_hwcrypto; /* def: 0 = use software encryption */
72static int iwl3945_param_qos_enable = 1; /* def: 1 = use quality of service */
73int iwl3945_param_queues_num = IWL_MAX_NUM_QUEUES; /* def: 8 Tx queues */
Zhu Yib481de92007-09-25 17:54:57 -070074
75/*
76 * module name, copyright, version, etc.
77 * NOTE: DRV_NAME is defined in iwlwifi.h for use by iwl-debug.h and printk
78 */
79
80#define DRV_DESCRIPTION \
81"Intel(R) PRO/Wireless 3945ABG/BG Network Connection driver for Linux"
82
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +080083#ifdef CONFIG_IWL3945_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -070084#define VD "d"
85#else
86#define VD
87#endif
88
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +080089#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Zhu Yib481de92007-09-25 17:54:57 -070090#define VS "s"
91#else
92#define VS
93#endif
94
Reinette Chatreb9e0b442008-02-08 16:39:11 -080095#define IWLWIFI_VERSION "1.2.26k" VD VS
Reinette Chatreeb7ae892008-03-11 16:17:17 -070096#define DRV_COPYRIGHT "Copyright(c) 2003-2008 Intel Corporation"
Zhu Yib481de92007-09-25 17:54:57 -070097#define DRV_VERSION IWLWIFI_VERSION
98
Zhu Yib481de92007-09-25 17:54:57 -070099
100MODULE_DESCRIPTION(DRV_DESCRIPTION);
101MODULE_VERSION(DRV_VERSION);
102MODULE_AUTHOR(DRV_COPYRIGHT);
103MODULE_LICENSE("GPL");
104
Christoph Hellwig416e1432007-10-25 17:15:49 +0800105static __le16 *ieee80211_get_qos_ctrl(struct ieee80211_hdr *hdr)
Zhu Yib481de92007-09-25 17:54:57 -0700106{
107 u16 fc = le16_to_cpu(hdr->frame_control);
108 int hdr_len = ieee80211_get_hdrlen(fc);
109
110 if ((fc & 0x00cc) == (IEEE80211_STYPE_QOS_DATA | IEEE80211_FTYPE_DATA))
111 return (__le16 *) ((u8 *) hdr + hdr_len - QOS_CONTROL_LEN);
112 return NULL;
113}
114
Johannes Berg8318d782008-01-24 19:38:38 +0100115static const struct ieee80211_supported_band *iwl3945_get_band(
116 struct iwl3945_priv *priv, enum ieee80211_band band)
Zhu Yib481de92007-09-25 17:54:57 -0700117{
Johannes Berg8318d782008-01-24 19:38:38 +0100118 return priv->hw->wiphy->bands[band];
Zhu Yib481de92007-09-25 17:54:57 -0700119}
120
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800121static int iwl3945_is_empty_essid(const char *essid, int essid_len)
Zhu Yib481de92007-09-25 17:54:57 -0700122{
123 /* Single white space is for Linksys APs */
124 if (essid_len == 1 && essid[0] == ' ')
125 return 1;
126
127 /* Otherwise, if the entire essid is 0, we assume it is hidden */
128 while (essid_len) {
129 essid_len--;
130 if (essid[essid_len] != '\0')
131 return 0;
132 }
133
134 return 1;
135}
136
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800137static const char *iwl3945_escape_essid(const char *essid, u8 essid_len)
Zhu Yib481de92007-09-25 17:54:57 -0700138{
139 static char escaped[IW_ESSID_MAX_SIZE * 2 + 1];
140 const char *s = essid;
141 char *d = escaped;
142
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800143 if (iwl3945_is_empty_essid(essid, essid_len)) {
Zhu Yib481de92007-09-25 17:54:57 -0700144 memcpy(escaped, "<hidden>", sizeof("<hidden>"));
145 return escaped;
146 }
147
148 essid_len = min(essid_len, (u8) IW_ESSID_MAX_SIZE);
149 while (essid_len--) {
150 if (*s == '\0') {
151 *d++ = '\\';
152 *d++ = '0';
153 s++;
154 } else
155 *d++ = *s++;
156 }
157 *d = '\0';
158 return escaped;
159}
160
Zhu Yib481de92007-09-25 17:54:57 -0700161/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
162 * DMA services
163 *
164 * Theory of operation
165 *
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800166 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
167 * of buffer descriptors, each of which points to one or more data buffers for
168 * the device to read from or fill. Driver and device exchange status of each
169 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
170 * entries in each circular buffer, to protect against confusing empty and full
171 * queue states.
172 *
173 * The device reads or writes the data in the queues via the device's several
174 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
Zhu Yib481de92007-09-25 17:54:57 -0700175 *
176 * For Tx queue, there are low mark and high mark limits. If, after queuing
177 * the packet for Tx, free space become < low mark, Tx queue stopped. When
178 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
179 * Tx queue resumed.
180 *
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800181 * The 3945 operates with six queues: One receive queue, one transmit queue
182 * (#4) for sending commands to the device firmware, and four transmit queues
183 * (#0-3) for data tx via EDCA. An additional 2 HCCA queues are unused.
Zhu Yib481de92007-09-25 17:54:57 -0700184 ***************************************************/
185
Tomas Winklerc54b6792008-03-06 17:36:53 -0800186int iwl3945_queue_space(const struct iwl3945_queue *q)
Zhu Yib481de92007-09-25 17:54:57 -0700187{
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800188 int s = q->read_ptr - q->write_ptr;
Zhu Yib481de92007-09-25 17:54:57 -0700189
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800190 if (q->read_ptr > q->write_ptr)
Zhu Yib481de92007-09-25 17:54:57 -0700191 s -= q->n_bd;
192
193 if (s <= 0)
194 s += q->n_window;
195 /* keep some reserve to not confuse empty and full situations */
196 s -= 2;
197 if (s < 0)
198 s = 0;
199 return s;
200}
201
Tomas Winklerc54b6792008-03-06 17:36:53 -0800202int iwl3945_x2_queue_used(const struct iwl3945_queue *q, int i)
Zhu Yib481de92007-09-25 17:54:57 -0700203{
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800204 return q->write_ptr > q->read_ptr ?
205 (i >= q->read_ptr && i < q->write_ptr) :
206 !(i < q->read_ptr && i >= q->write_ptr);
Zhu Yib481de92007-09-25 17:54:57 -0700207}
208
Tomas Winklerc54b6792008-03-06 17:36:53 -0800209
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800210static inline u8 get_cmd_index(struct iwl3945_queue *q, u32 index, int is_huge)
Zhu Yib481de92007-09-25 17:54:57 -0700211{
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800212 /* This is for scan command, the big buffer at end of command array */
Zhu Yib481de92007-09-25 17:54:57 -0700213 if (is_huge)
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800214 return q->n_window; /* must be power of 2 */
Zhu Yib481de92007-09-25 17:54:57 -0700215
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800216 /* Otherwise, use normal size buffers */
Zhu Yib481de92007-09-25 17:54:57 -0700217 return index & (q->n_window - 1);
218}
219
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800220/**
221 * iwl3945_queue_init - Initialize queue's high/low-water and read/write indexes
222 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800223static int iwl3945_queue_init(struct iwl3945_priv *priv, struct iwl3945_queue *q,
Zhu Yib481de92007-09-25 17:54:57 -0700224 int count, int slots_num, u32 id)
225{
226 q->n_bd = count;
227 q->n_window = slots_num;
228 q->id = id;
229
Tomas Winklerc54b6792008-03-06 17:36:53 -0800230 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
231 * and iwl_queue_dec_wrap are broken. */
Zhu Yib481de92007-09-25 17:54:57 -0700232 BUG_ON(!is_power_of_2(count));
233
234 /* slots_num must be power-of-two size, otherwise
235 * get_cmd_index is broken. */
236 BUG_ON(!is_power_of_2(slots_num));
237
238 q->low_mark = q->n_window / 4;
239 if (q->low_mark < 4)
240 q->low_mark = 4;
241
242 q->high_mark = q->n_window / 8;
243 if (q->high_mark < 2)
244 q->high_mark = 2;
245
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800246 q->write_ptr = q->read_ptr = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700247
248 return 0;
249}
250
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800251/**
252 * iwl3945_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
253 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800254static int iwl3945_tx_queue_alloc(struct iwl3945_priv *priv,
255 struct iwl3945_tx_queue *txq, u32 id)
Zhu Yib481de92007-09-25 17:54:57 -0700256{
257 struct pci_dev *dev = priv->pci_dev;
258
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800259 /* Driver private data, only for Tx (not command) queues,
260 * not shared with device. */
Zhu Yib481de92007-09-25 17:54:57 -0700261 if (id != IWL_CMD_QUEUE_NUM) {
262 txq->txb = kmalloc(sizeof(txq->txb[0]) *
263 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
264 if (!txq->txb) {
Ian Schram01ebd062007-10-25 17:15:22 +0800265 IWL_ERROR("kmalloc for auxiliary BD "
Zhu Yib481de92007-09-25 17:54:57 -0700266 "structures failed\n");
267 goto error;
268 }
269 } else
270 txq->txb = NULL;
271
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800272 /* Circular buffer of transmit frame descriptors (TFDs),
273 * shared with device */
Zhu Yib481de92007-09-25 17:54:57 -0700274 txq->bd = pci_alloc_consistent(dev,
275 sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX,
276 &txq->q.dma_addr);
277
278 if (!txq->bd) {
279 IWL_ERROR("pci_alloc_consistent(%zd) failed\n",
280 sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX);
281 goto error;
282 }
283 txq->q.id = id;
284
285 return 0;
286
287 error:
288 if (txq->txb) {
289 kfree(txq->txb);
290 txq->txb = NULL;
291 }
292
293 return -ENOMEM;
294}
295
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800296/**
297 * iwl3945_tx_queue_init - Allocate and initialize one tx/cmd queue
298 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800299int iwl3945_tx_queue_init(struct iwl3945_priv *priv,
300 struct iwl3945_tx_queue *txq, int slots_num, u32 txq_id)
Zhu Yib481de92007-09-25 17:54:57 -0700301{
302 struct pci_dev *dev = priv->pci_dev;
303 int len;
304 int rc = 0;
305
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800306 /*
307 * Alloc buffer array for commands (Tx or other types of commands).
308 * For the command queue (#4), allocate command space + one big
309 * command for scan, since scan command is very huge; the system will
310 * not have two scans at the same time, so only one is needed.
311 * For data Tx queues (all other queues), no super-size command
312 * space is needed.
313 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800314 len = sizeof(struct iwl3945_cmd) * slots_num;
Zhu Yib481de92007-09-25 17:54:57 -0700315 if (txq_id == IWL_CMD_QUEUE_NUM)
316 len += IWL_MAX_SCAN_SIZE;
317 txq->cmd = pci_alloc_consistent(dev, len, &txq->dma_addr_cmd);
318 if (!txq->cmd)
319 return -ENOMEM;
320
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800321 /* Alloc driver data array and TFD circular buffer */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800322 rc = iwl3945_tx_queue_alloc(priv, txq, txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700323 if (rc) {
324 pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
325
326 return -ENOMEM;
327 }
328 txq->need_update = 0;
329
330 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
Tomas Winklerc54b6792008-03-06 17:36:53 -0800331 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
Zhu Yib481de92007-09-25 17:54:57 -0700332 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800333
334 /* Initialize queue high/low-water, head/tail indexes */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800335 iwl3945_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700336
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800337 /* Tell device where to find queue, enable DMA channel. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800338 iwl3945_hw_tx_queue_init(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -0700339
340 return 0;
341}
342
343/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800344 * iwl3945_tx_queue_free - Deallocate DMA queue.
Zhu Yib481de92007-09-25 17:54:57 -0700345 * @txq: Transmit queue to deallocate.
346 *
347 * Empty queue by removing and destroying all BD's.
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800348 * Free all buffers.
349 * 0-fill, but do not free "txq" descriptor structure.
Zhu Yib481de92007-09-25 17:54:57 -0700350 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800351void iwl3945_tx_queue_free(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -0700352{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800353 struct iwl3945_queue *q = &txq->q;
Zhu Yib481de92007-09-25 17:54:57 -0700354 struct pci_dev *dev = priv->pci_dev;
355 int len;
356
357 if (q->n_bd == 0)
358 return;
359
360 /* first, empty all BD's */
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800361 for (; q->write_ptr != q->read_ptr;
Tomas Winklerc54b6792008-03-06 17:36:53 -0800362 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800363 iwl3945_hw_txq_free_tfd(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -0700364
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800365 len = sizeof(struct iwl3945_cmd) * q->n_window;
Zhu Yib481de92007-09-25 17:54:57 -0700366 if (q->id == IWL_CMD_QUEUE_NUM)
367 len += IWL_MAX_SCAN_SIZE;
368
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800369 /* De-alloc array of command/tx buffers */
Zhu Yib481de92007-09-25 17:54:57 -0700370 pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
371
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800372 /* De-alloc circular buffer of TFDs */
Zhu Yib481de92007-09-25 17:54:57 -0700373 if (txq->q.n_bd)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800374 pci_free_consistent(dev, sizeof(struct iwl3945_tfd_frame) *
Zhu Yib481de92007-09-25 17:54:57 -0700375 txq->q.n_bd, txq->bd, txq->q.dma_addr);
376
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800377 /* De-alloc array of per-TFD driver data */
Zhu Yib481de92007-09-25 17:54:57 -0700378 if (txq->txb) {
379 kfree(txq->txb);
380 txq->txb = NULL;
381 }
382
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800383 /* 0-fill queue descriptor structure */
Zhu Yib481de92007-09-25 17:54:57 -0700384 memset(txq, 0, sizeof(*txq));
385}
386
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800387const u8 iwl3945_broadcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
Zhu Yib481de92007-09-25 17:54:57 -0700388
389/*************** STATION TABLE MANAGEMENT ****
Ben Cahill9fbab512007-11-29 11:09:47 +0800390 * mac80211 should be examined to determine if sta_info is duplicating
Zhu Yib481de92007-09-25 17:54:57 -0700391 * the functionality provided here
392 */
393
394/**************************************************************/
Ian Schram01ebd062007-10-25 17:15:22 +0800395#if 0 /* temporary disable till we add real remove station */
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800396/**
397 * iwl3945_remove_station - Remove driver's knowledge of station.
398 *
399 * NOTE: This does not remove station from device's station table.
400 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800401static u8 iwl3945_remove_station(struct iwl3945_priv *priv, const u8 *addr, int is_ap)
Zhu Yib481de92007-09-25 17:54:57 -0700402{
403 int index = IWL_INVALID_STATION;
404 int i;
405 unsigned long flags;
406
407 spin_lock_irqsave(&priv->sta_lock, flags);
408
409 if (is_ap)
410 index = IWL_AP_ID;
411 else if (is_broadcast_ether_addr(addr))
412 index = priv->hw_setting.bcast_sta_id;
413 else
414 for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
415 if (priv->stations[i].used &&
416 !compare_ether_addr(priv->stations[i].sta.sta.addr,
417 addr)) {
418 index = i;
419 break;
420 }
421
422 if (unlikely(index == IWL_INVALID_STATION))
423 goto out;
424
425 if (priv->stations[index].used) {
426 priv->stations[index].used = 0;
427 priv->num_stations--;
428 }
429
430 BUG_ON(priv->num_stations < 0);
431
432out:
433 spin_unlock_irqrestore(&priv->sta_lock, flags);
434 return 0;
435}
Zhu Yi556f8db2007-09-27 11:27:33 +0800436#endif
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800437
438/**
439 * iwl3945_clear_stations_table - Clear the driver's station table
440 *
441 * NOTE: This does not clear or otherwise alter the device's station table.
442 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800443static void iwl3945_clear_stations_table(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700444{
445 unsigned long flags;
446
447 spin_lock_irqsave(&priv->sta_lock, flags);
448
449 priv->num_stations = 0;
450 memset(priv->stations, 0, sizeof(priv->stations));
451
452 spin_unlock_irqrestore(&priv->sta_lock, flags);
453}
454
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800455/**
456 * iwl3945_add_station - Add station to station tables in driver and device
457 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800458u8 iwl3945_add_station(struct iwl3945_priv *priv, const u8 *addr, int is_ap, u8 flags)
Zhu Yib481de92007-09-25 17:54:57 -0700459{
460 int i;
461 int index = IWL_INVALID_STATION;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800462 struct iwl3945_station_entry *station;
Zhu Yib481de92007-09-25 17:54:57 -0700463 unsigned long flags_spin;
Joe Perches0795af52007-10-03 17:59:30 -0700464 DECLARE_MAC_BUF(mac);
Zhu Yic14c5212007-09-27 11:27:35 +0800465 u8 rate;
Zhu Yib481de92007-09-25 17:54:57 -0700466
467 spin_lock_irqsave(&priv->sta_lock, flags_spin);
468 if (is_ap)
469 index = IWL_AP_ID;
470 else if (is_broadcast_ether_addr(addr))
471 index = priv->hw_setting.bcast_sta_id;
472 else
473 for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++) {
474 if (!compare_ether_addr(priv->stations[i].sta.sta.addr,
475 addr)) {
476 index = i;
477 break;
478 }
479
480 if (!priv->stations[i].used &&
481 index == IWL_INVALID_STATION)
482 index = i;
483 }
484
Ian Schram01ebd062007-10-25 17:15:22 +0800485 /* These two conditions has the same outcome but keep them separate
Zhu Yib481de92007-09-25 17:54:57 -0700486 since they have different meaning */
487 if (unlikely(index == IWL_INVALID_STATION)) {
488 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
489 return index;
490 }
491
492 if (priv->stations[index].used &&
493 !compare_ether_addr(priv->stations[index].sta.sta.addr, addr)) {
494 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
495 return index;
496 }
497
Joe Perches0795af52007-10-03 17:59:30 -0700498 IWL_DEBUG_ASSOC("Add STA ID %d: %s\n", index, print_mac(mac, addr));
Zhu Yib481de92007-09-25 17:54:57 -0700499 station = &priv->stations[index];
500 station->used = 1;
501 priv->num_stations++;
502
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800503 /* Set up the REPLY_ADD_STA command to send to device */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800504 memset(&station->sta, 0, sizeof(struct iwl3945_addsta_cmd));
Zhu Yib481de92007-09-25 17:54:57 -0700505 memcpy(station->sta.sta.addr, addr, ETH_ALEN);
506 station->sta.mode = 0;
507 station->sta.sta.sta_id = index;
508 station->sta.station_flags = 0;
509
Johannes Berg8318d782008-01-24 19:38:38 +0100510 if (priv->band == IEEE80211_BAND_5GHZ)
Tomas Winkler69946332007-10-25 17:15:27 +0800511 rate = IWL_RATE_6M_PLCP;
512 else
513 rate = IWL_RATE_1M_PLCP;
Zhu Yic14c5212007-09-27 11:27:35 +0800514
515 /* Turn on both antennas for the station... */
516 station->sta.rate_n_flags =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800517 iwl3945_hw_set_rate_n_flags(rate, RATE_MCS_ANT_AB_MSK);
Zhu Yic14c5212007-09-27 11:27:35 +0800518 station->current_rate.rate_n_flags =
519 le16_to_cpu(station->sta.rate_n_flags);
520
Zhu Yib481de92007-09-25 17:54:57 -0700521 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800522
523 /* Add station to device's station table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800524 iwl3945_send_add_station(priv, &station->sta, flags);
Zhu Yib481de92007-09-25 17:54:57 -0700525 return index;
526
527}
528
529/*************** DRIVER STATUS FUNCTIONS *****/
530
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800531static inline int iwl3945_is_ready(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700532{
533 /* The adapter is 'ready' if READY and GEO_CONFIGURED bits are
534 * set but EXIT_PENDING is not */
535 return test_bit(STATUS_READY, &priv->status) &&
536 test_bit(STATUS_GEO_CONFIGURED, &priv->status) &&
537 !test_bit(STATUS_EXIT_PENDING, &priv->status);
538}
539
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800540static inline int iwl3945_is_alive(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700541{
542 return test_bit(STATUS_ALIVE, &priv->status);
543}
544
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800545static inline int iwl3945_is_init(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700546{
547 return test_bit(STATUS_INIT, &priv->status);
548}
549
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800550static inline int iwl3945_is_rfkill(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700551{
552 return test_bit(STATUS_RF_KILL_HW, &priv->status) ||
553 test_bit(STATUS_RF_KILL_SW, &priv->status);
554}
555
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800556static inline int iwl3945_is_ready_rf(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700557{
558
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800559 if (iwl3945_is_rfkill(priv))
Zhu Yib481de92007-09-25 17:54:57 -0700560 return 0;
561
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800562 return iwl3945_is_ready(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700563}
564
565/*************** HOST COMMAND QUEUE FUNCTIONS *****/
566
567#define IWL_CMD(x) case x : return #x
568
569static const char *get_cmd_string(u8 cmd)
570{
571 switch (cmd) {
572 IWL_CMD(REPLY_ALIVE);
573 IWL_CMD(REPLY_ERROR);
574 IWL_CMD(REPLY_RXON);
575 IWL_CMD(REPLY_RXON_ASSOC);
576 IWL_CMD(REPLY_QOS_PARAM);
577 IWL_CMD(REPLY_RXON_TIMING);
578 IWL_CMD(REPLY_ADD_STA);
579 IWL_CMD(REPLY_REMOVE_STA);
580 IWL_CMD(REPLY_REMOVE_ALL_STA);
581 IWL_CMD(REPLY_3945_RX);
582 IWL_CMD(REPLY_TX);
583 IWL_CMD(REPLY_RATE_SCALE);
584 IWL_CMD(REPLY_LEDS_CMD);
585 IWL_CMD(REPLY_TX_LINK_QUALITY_CMD);
586 IWL_CMD(RADAR_NOTIFICATION);
587 IWL_CMD(REPLY_QUIET_CMD);
588 IWL_CMD(REPLY_CHANNEL_SWITCH);
589 IWL_CMD(CHANNEL_SWITCH_NOTIFICATION);
590 IWL_CMD(REPLY_SPECTRUM_MEASUREMENT_CMD);
591 IWL_CMD(SPECTRUM_MEASURE_NOTIFICATION);
592 IWL_CMD(POWER_TABLE_CMD);
593 IWL_CMD(PM_SLEEP_NOTIFICATION);
594 IWL_CMD(PM_DEBUG_STATISTIC_NOTIFIC);
595 IWL_CMD(REPLY_SCAN_CMD);
596 IWL_CMD(REPLY_SCAN_ABORT_CMD);
597 IWL_CMD(SCAN_START_NOTIFICATION);
598 IWL_CMD(SCAN_RESULTS_NOTIFICATION);
599 IWL_CMD(SCAN_COMPLETE_NOTIFICATION);
600 IWL_CMD(BEACON_NOTIFICATION);
601 IWL_CMD(REPLY_TX_BEACON);
602 IWL_CMD(WHO_IS_AWAKE_NOTIFICATION);
603 IWL_CMD(QUIET_NOTIFICATION);
604 IWL_CMD(REPLY_TX_PWR_TABLE_CMD);
605 IWL_CMD(MEASURE_ABORT_NOTIFICATION);
606 IWL_CMD(REPLY_BT_CONFIG);
607 IWL_CMD(REPLY_STATISTICS_CMD);
608 IWL_CMD(STATISTICS_NOTIFICATION);
609 IWL_CMD(REPLY_CARD_STATE_CMD);
610 IWL_CMD(CARD_STATE_NOTIFICATION);
611 IWL_CMD(MISSED_BEACONS_NOTIFICATION);
612 default:
613 return "UNKNOWN";
614
615 }
616}
617
618#define HOST_COMPLETE_TIMEOUT (HZ / 2)
619
620/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800621 * iwl3945_enqueue_hcmd - enqueue a uCode command
Zhu Yib481de92007-09-25 17:54:57 -0700622 * @priv: device private data point
623 * @cmd: a point to the ucode command structure
624 *
625 * The function returns < 0 values to indicate the operation is
626 * failed. On success, it turns the index (> 0) of command in the
627 * command queue.
628 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800629static int iwl3945_enqueue_hcmd(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
Zhu Yib481de92007-09-25 17:54:57 -0700630{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800631 struct iwl3945_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
632 struct iwl3945_queue *q = &txq->q;
633 struct iwl3945_tfd_frame *tfd;
Zhu Yib481de92007-09-25 17:54:57 -0700634 u32 *control_flags;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800635 struct iwl3945_cmd *out_cmd;
Zhu Yib481de92007-09-25 17:54:57 -0700636 u32 idx;
637 u16 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
638 dma_addr_t phys_addr;
639 int pad;
640 u16 count;
641 int ret;
642 unsigned long flags;
643
644 /* If any of the command structures end up being larger than
645 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
646 * we will need to increase the size of the TFD entries */
647 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
648 !(cmd->meta.flags & CMD_SIZE_HUGE));
649
Gregory Greenmanc342a1b2008-02-06 11:20:40 -0800650
651 if (iwl3945_is_rfkill(priv)) {
652 IWL_DEBUG_INFO("Not sending command - RF KILL");
653 return -EIO;
654 }
655
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800656 if (iwl3945_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) {
Zhu Yib481de92007-09-25 17:54:57 -0700657 IWL_ERROR("No space for Tx\n");
658 return -ENOSPC;
659 }
660
661 spin_lock_irqsave(&priv->hcmd_lock, flags);
662
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800663 tfd = &txq->bd[q->write_ptr];
Zhu Yib481de92007-09-25 17:54:57 -0700664 memset(tfd, 0, sizeof(*tfd));
665
666 control_flags = (u32 *) tfd;
667
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800668 idx = get_cmd_index(q, q->write_ptr, cmd->meta.flags & CMD_SIZE_HUGE);
Zhu Yib481de92007-09-25 17:54:57 -0700669 out_cmd = &txq->cmd[idx];
670
671 out_cmd->hdr.cmd = cmd->id;
672 memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta));
673 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
674
675 /* At this point, the out_cmd now has all of the incoming cmd
676 * information */
677
678 out_cmd->hdr.flags = 0;
679 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800680 INDEX_TO_SEQ(q->write_ptr));
Zhu Yib481de92007-09-25 17:54:57 -0700681 if (out_cmd->meta.flags & CMD_SIZE_HUGE)
682 out_cmd->hdr.sequence |= cpu_to_le16(SEQ_HUGE_FRAME);
683
684 phys_addr = txq->dma_addr_cmd + sizeof(txq->cmd[0]) * idx +
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800685 offsetof(struct iwl3945_cmd, hdr);
686 iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, fix_size);
Zhu Yib481de92007-09-25 17:54:57 -0700687
688 pad = U32_PAD(cmd->len);
689 count = TFD_CTL_COUNT_GET(*control_flags);
690 *control_flags = TFD_CTL_COUNT_SET(count) | TFD_CTL_PAD_SET(pad);
691
692 IWL_DEBUG_HC("Sending command %s (#%x), seq: 0x%04X, "
693 "%d bytes at %d[%d]:%d\n",
694 get_cmd_string(out_cmd->hdr.cmd),
695 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800696 fix_size, q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
Zhu Yib481de92007-09-25 17:54:57 -0700697
698 txq->need_update = 1;
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800699
700 /* Increment and update queue's write index */
Tomas Winklerc54b6792008-03-06 17:36:53 -0800701 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800702 ret = iwl3945_tx_queue_update_write_ptr(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -0700703
704 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
705 return ret ? ret : idx;
706}
707
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800708static int iwl3945_send_cmd_async(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
Zhu Yib481de92007-09-25 17:54:57 -0700709{
710 int ret;
711
712 BUG_ON(!(cmd->meta.flags & CMD_ASYNC));
713
714 /* An asynchronous command can not expect an SKB to be set. */
715 BUG_ON(cmd->meta.flags & CMD_WANT_SKB);
716
717 /* An asynchronous command MUST have a callback. */
718 BUG_ON(!cmd->meta.u.callback);
719
720 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
721 return -EBUSY;
722
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800723 ret = iwl3945_enqueue_hcmd(priv, cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700724 if (ret < 0) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800725 IWL_ERROR("Error sending %s: iwl3945_enqueue_hcmd failed: %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700726 get_cmd_string(cmd->id), ret);
727 return ret;
728 }
729 return 0;
730}
731
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800732static int iwl3945_send_cmd_sync(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
Zhu Yib481de92007-09-25 17:54:57 -0700733{
734 int cmd_idx;
735 int ret;
Zhu Yib481de92007-09-25 17:54:57 -0700736
737 BUG_ON(cmd->meta.flags & CMD_ASYNC);
738
739 /* A synchronous command can not have a callback set. */
740 BUG_ON(cmd->meta.u.callback != NULL);
741
Tomas Winklere5472972008-03-28 16:21:12 -0700742 if (test_and_set_bit(STATUS_HCMD_SYNC_ACTIVE, &priv->status)) {
Zhu Yib481de92007-09-25 17:54:57 -0700743 IWL_ERROR("Error sending %s: Already sending a host command\n",
744 get_cmd_string(cmd->id));
Tomas Winklere5472972008-03-28 16:21:12 -0700745 ret = -EBUSY;
746 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700747 }
748
749 set_bit(STATUS_HCMD_ACTIVE, &priv->status);
750
751 if (cmd->meta.flags & CMD_WANT_SKB)
752 cmd->meta.source = &cmd->meta;
753
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800754 cmd_idx = iwl3945_enqueue_hcmd(priv, cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700755 if (cmd_idx < 0) {
756 ret = cmd_idx;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800757 IWL_ERROR("Error sending %s: iwl3945_enqueue_hcmd failed: %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700758 get_cmd_string(cmd->id), ret);
759 goto out;
760 }
761
762 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
763 !test_bit(STATUS_HCMD_ACTIVE, &priv->status),
764 HOST_COMPLETE_TIMEOUT);
765 if (!ret) {
766 if (test_bit(STATUS_HCMD_ACTIVE, &priv->status)) {
767 IWL_ERROR("Error sending %s: time out after %dms.\n",
768 get_cmd_string(cmd->id),
769 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
770
771 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
772 ret = -ETIMEDOUT;
773 goto cancel;
774 }
775 }
776
777 if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
778 IWL_DEBUG_INFO("Command %s aborted: RF KILL Switch\n",
779 get_cmd_string(cmd->id));
780 ret = -ECANCELED;
781 goto fail;
782 }
783 if (test_bit(STATUS_FW_ERROR, &priv->status)) {
784 IWL_DEBUG_INFO("Command %s failed: FW Error\n",
785 get_cmd_string(cmd->id));
786 ret = -EIO;
787 goto fail;
788 }
789 if ((cmd->meta.flags & CMD_WANT_SKB) && !cmd->meta.u.skb) {
790 IWL_ERROR("Error: Response NULL in '%s'\n",
791 get_cmd_string(cmd->id));
792 ret = -EIO;
793 goto out;
794 }
795
796 ret = 0;
797 goto out;
798
799cancel:
800 if (cmd->meta.flags & CMD_WANT_SKB) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800801 struct iwl3945_cmd *qcmd;
Zhu Yib481de92007-09-25 17:54:57 -0700802
803 /* Cancel the CMD_WANT_SKB flag for the cmd in the
804 * TX cmd queue. Otherwise in case the cmd comes
805 * in later, it will possibly set an invalid
806 * address (cmd->meta.source). */
807 qcmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_idx];
808 qcmd->meta.flags &= ~CMD_WANT_SKB;
809 }
810fail:
811 if (cmd->meta.u.skb) {
812 dev_kfree_skb_any(cmd->meta.u.skb);
813 cmd->meta.u.skb = NULL;
814 }
815out:
Tomas Winklere5472972008-03-28 16:21:12 -0700816 clear_bit(STATUS_HCMD_SYNC_ACTIVE, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -0700817 return ret;
818}
819
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800820int iwl3945_send_cmd(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
Zhu Yib481de92007-09-25 17:54:57 -0700821{
Zhu Yib481de92007-09-25 17:54:57 -0700822 if (cmd->meta.flags & CMD_ASYNC)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800823 return iwl3945_send_cmd_async(priv, cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700824
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800825 return iwl3945_send_cmd_sync(priv, cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700826}
827
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800828int iwl3945_send_cmd_pdu(struct iwl3945_priv *priv, u8 id, u16 len, const void *data)
Zhu Yib481de92007-09-25 17:54:57 -0700829{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800830 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -0700831 .id = id,
832 .len = len,
833 .data = data,
834 };
835
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800836 return iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700837}
838
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800839static int __must_check iwl3945_send_cmd_u32(struct iwl3945_priv *priv, u8 id, u32 val)
Zhu Yib481de92007-09-25 17:54:57 -0700840{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800841 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -0700842 .id = id,
843 .len = sizeof(val),
844 .data = &val,
845 };
846
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800847 return iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700848}
849
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800850int iwl3945_send_statistics_request(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700851{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800852 return iwl3945_send_cmd_u32(priv, REPLY_STATISTICS_CMD, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700853}
854
855/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800856 * iwl3945_set_rxon_channel - Set the phymode and channel values in staging RXON
Johannes Berg8318d782008-01-24 19:38:38 +0100857 * @band: 2.4 or 5 GHz band
858 * @channel: Any channel valid for the requested band
Zhu Yib481de92007-09-25 17:54:57 -0700859
Johannes Berg8318d782008-01-24 19:38:38 +0100860 * In addition to setting the staging RXON, priv->band is also set.
Zhu Yib481de92007-09-25 17:54:57 -0700861 *
862 * NOTE: Does not commit to the hardware; it sets appropriate bit fields
Johannes Berg8318d782008-01-24 19:38:38 +0100863 * in the staging RXON flag structure based on the band
Zhu Yib481de92007-09-25 17:54:57 -0700864 */
Johannes Berg8318d782008-01-24 19:38:38 +0100865static int iwl3945_set_rxon_channel(struct iwl3945_priv *priv,
866 enum ieee80211_band band,
867 u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -0700868{
Johannes Berg8318d782008-01-24 19:38:38 +0100869 if (!iwl3945_get_channel_info(priv, band, channel)) {
Zhu Yib481de92007-09-25 17:54:57 -0700870 IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
Johannes Berg8318d782008-01-24 19:38:38 +0100871 channel, band);
Zhu Yib481de92007-09-25 17:54:57 -0700872 return -EINVAL;
873 }
874
875 if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
Johannes Berg8318d782008-01-24 19:38:38 +0100876 (priv->band == band))
Zhu Yib481de92007-09-25 17:54:57 -0700877 return 0;
878
879 priv->staging_rxon.channel = cpu_to_le16(channel);
Johannes Berg8318d782008-01-24 19:38:38 +0100880 if (band == IEEE80211_BAND_5GHZ)
Zhu Yib481de92007-09-25 17:54:57 -0700881 priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
882 else
883 priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
884
Johannes Berg8318d782008-01-24 19:38:38 +0100885 priv->band = band;
Zhu Yib481de92007-09-25 17:54:57 -0700886
Johannes Berg8318d782008-01-24 19:38:38 +0100887 IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
Zhu Yib481de92007-09-25 17:54:57 -0700888
889 return 0;
890}
891
892/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800893 * iwl3945_check_rxon_cmd - validate RXON structure is valid
Zhu Yib481de92007-09-25 17:54:57 -0700894 *
895 * NOTE: This is really only useful during development and can eventually
896 * be #ifdef'd out once the driver is stable and folks aren't actively
897 * making changes
898 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800899static int iwl3945_check_rxon_cmd(struct iwl3945_rxon_cmd *rxon)
Zhu Yib481de92007-09-25 17:54:57 -0700900{
901 int error = 0;
902 int counter = 1;
903
904 if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
905 error |= le32_to_cpu(rxon->flags &
906 (RXON_FLG_TGJ_NARROW_BAND_MSK |
907 RXON_FLG_RADAR_DETECT_MSK));
908 if (error)
909 IWL_WARNING("check 24G fields %d | %d\n",
910 counter++, error);
911 } else {
912 error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
913 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
914 if (error)
915 IWL_WARNING("check 52 fields %d | %d\n",
916 counter++, error);
917 error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
918 if (error)
919 IWL_WARNING("check 52 CCK %d | %d\n",
920 counter++, error);
921 }
922 error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
923 if (error)
924 IWL_WARNING("check mac addr %d | %d\n", counter++, error);
925
926 /* make sure basic rates 6Mbps and 1Mbps are supported */
927 error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
928 ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
929 if (error)
930 IWL_WARNING("check basic rate %d | %d\n", counter++, error);
931
932 error |= (le16_to_cpu(rxon->assoc_id) > 2007);
933 if (error)
934 IWL_WARNING("check assoc id %d | %d\n", counter++, error);
935
936 error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
937 == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
938 if (error)
939 IWL_WARNING("check CCK and short slot %d | %d\n",
940 counter++, error);
941
942 error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
943 == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
944 if (error)
945 IWL_WARNING("check CCK & auto detect %d | %d\n",
946 counter++, error);
947
948 error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
949 RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
950 if (error)
951 IWL_WARNING("check TGG and auto detect %d | %d\n",
952 counter++, error);
953
954 if ((rxon->flags & RXON_FLG_DIS_DIV_MSK))
955 error |= ((rxon->flags & (RXON_FLG_ANT_B_MSK |
956 RXON_FLG_ANT_A_MSK)) == 0);
957 if (error)
958 IWL_WARNING("check antenna %d %d\n", counter++, error);
959
960 if (error)
961 IWL_WARNING("Tuning to channel %d\n",
962 le16_to_cpu(rxon->channel));
963
964 if (error) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800965 IWL_ERROR("Not a valid iwl3945_rxon_assoc_cmd field values\n");
Zhu Yib481de92007-09-25 17:54:57 -0700966 return -1;
967 }
968 return 0;
969}
970
971/**
Ben Cahill9fbab512007-11-29 11:09:47 +0800972 * iwl3945_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
Ian Schram01ebd062007-10-25 17:15:22 +0800973 * @priv: staging_rxon is compared to active_rxon
Zhu Yib481de92007-09-25 17:54:57 -0700974 *
Ben Cahill9fbab512007-11-29 11:09:47 +0800975 * If the RXON structure is changing enough to require a new tune,
976 * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
977 * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
Zhu Yib481de92007-09-25 17:54:57 -0700978 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800979static int iwl3945_full_rxon_required(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700980{
981
982 /* These items are only settable from the full RXON command */
983 if (!(priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) ||
984 compare_ether_addr(priv->staging_rxon.bssid_addr,
985 priv->active_rxon.bssid_addr) ||
986 compare_ether_addr(priv->staging_rxon.node_addr,
987 priv->active_rxon.node_addr) ||
988 compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
989 priv->active_rxon.wlap_bssid_addr) ||
990 (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
991 (priv->staging_rxon.channel != priv->active_rxon.channel) ||
992 (priv->staging_rxon.air_propagation !=
993 priv->active_rxon.air_propagation) ||
994 (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
995 return 1;
996
997 /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
998 * be updated with the RXON_ASSOC command -- however only some
999 * flag transitions are allowed using RXON_ASSOC */
1000
1001 /* Check if we are not switching bands */
1002 if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
1003 (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
1004 return 1;
1005
1006 /* Check if we are switching association toggle */
1007 if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
1008 (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
1009 return 1;
1010
1011 return 0;
1012}
1013
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001014static int iwl3945_send_rxon_assoc(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001015{
1016 int rc = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001017 struct iwl3945_rx_packet *res = NULL;
1018 struct iwl3945_rxon_assoc_cmd rxon_assoc;
1019 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001020 .id = REPLY_RXON_ASSOC,
1021 .len = sizeof(rxon_assoc),
1022 .meta.flags = CMD_WANT_SKB,
1023 .data = &rxon_assoc,
1024 };
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001025 const struct iwl3945_rxon_cmd *rxon1 = &priv->staging_rxon;
1026 const struct iwl3945_rxon_cmd *rxon2 = &priv->active_rxon;
Zhu Yib481de92007-09-25 17:54:57 -07001027
1028 if ((rxon1->flags == rxon2->flags) &&
1029 (rxon1->filter_flags == rxon2->filter_flags) &&
1030 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1031 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1032 IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
1033 return 0;
1034 }
1035
1036 rxon_assoc.flags = priv->staging_rxon.flags;
1037 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1038 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1039 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1040 rxon_assoc.reserved = 0;
1041
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001042 rc = iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001043 if (rc)
1044 return rc;
1045
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001046 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07001047 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1048 IWL_ERROR("Bad return from REPLY_RXON_ASSOC command\n");
1049 rc = -EIO;
1050 }
1051
1052 priv->alloc_rxb_skb--;
1053 dev_kfree_skb_any(cmd.meta.u.skb);
1054
1055 return rc;
1056}
1057
1058/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001059 * iwl3945_commit_rxon - commit staging_rxon to hardware
Zhu Yib481de92007-09-25 17:54:57 -07001060 *
Ian Schram01ebd062007-10-25 17:15:22 +08001061 * The RXON command in staging_rxon is committed to the hardware and
Zhu Yib481de92007-09-25 17:54:57 -07001062 * the active_rxon structure is updated with the new data. This
1063 * function correctly transitions out of the RXON_ASSOC_MSK state if
1064 * a HW tune is required based on the RXON structure changes.
1065 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001066static int iwl3945_commit_rxon(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001067{
1068 /* cast away the const for active_rxon in this function */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001069 struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
Zhu Yib481de92007-09-25 17:54:57 -07001070 int rc = 0;
Joe Perches0795af52007-10-03 17:59:30 -07001071 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07001072
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001073 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07001074 return -1;
1075
1076 /* always get timestamp with Rx frame */
1077 priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
1078
1079 /* select antenna */
1080 priv->staging_rxon.flags &=
1081 ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
1082 priv->staging_rxon.flags |= iwl3945_get_antenna_flags(priv);
1083
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001084 rc = iwl3945_check_rxon_cmd(&priv->staging_rxon);
Zhu Yib481de92007-09-25 17:54:57 -07001085 if (rc) {
1086 IWL_ERROR("Invalid RXON configuration. Not committing.\n");
1087 return -EINVAL;
1088 }
1089
1090 /* If we don't need to send a full RXON, we can use
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001091 * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
Zhu Yib481de92007-09-25 17:54:57 -07001092 * and other flags for the current radio configuration. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001093 if (!iwl3945_full_rxon_required(priv)) {
1094 rc = iwl3945_send_rxon_assoc(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001095 if (rc) {
1096 IWL_ERROR("Error setting RXON_ASSOC "
1097 "configuration (%d).\n", rc);
1098 return rc;
1099 }
1100
1101 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
1102
1103 return 0;
1104 }
1105
1106 /* If we are currently associated and the new config requires
1107 * an RXON_ASSOC and the new config wants the associated mask enabled,
1108 * we must clear the associated from the active configuration
1109 * before we apply the new config */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001110 if (iwl3945_is_associated(priv) &&
Zhu Yib481de92007-09-25 17:54:57 -07001111 (priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK)) {
1112 IWL_DEBUG_INFO("Toggling associated bit on current RXON\n");
1113 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1114
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001115 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON,
1116 sizeof(struct iwl3945_rxon_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07001117 &priv->active_rxon);
1118
1119 /* If the mask clearing failed then we set
1120 * active_rxon back to what it was previously */
1121 if (rc) {
1122 active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1123 IWL_ERROR("Error clearing ASSOC_MSK on current "
1124 "configuration (%d).\n", rc);
1125 return rc;
1126 }
Zhu Yib481de92007-09-25 17:54:57 -07001127 }
1128
1129 IWL_DEBUG_INFO("Sending RXON\n"
1130 "* with%s RXON_FILTER_ASSOC_MSK\n"
1131 "* channel = %d\n"
Joe Perches0795af52007-10-03 17:59:30 -07001132 "* bssid = %s\n",
Zhu Yib481de92007-09-25 17:54:57 -07001133 ((priv->staging_rxon.filter_flags &
1134 RXON_FILTER_ASSOC_MSK) ? "" : "out"),
1135 le16_to_cpu(priv->staging_rxon.channel),
Joe Perches0795af52007-10-03 17:59:30 -07001136 print_mac(mac, priv->staging_rxon.bssid_addr));
Zhu Yib481de92007-09-25 17:54:57 -07001137
1138 /* Apply the new configuration */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001139 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON,
1140 sizeof(struct iwl3945_rxon_cmd), &priv->staging_rxon);
Zhu Yib481de92007-09-25 17:54:57 -07001141 if (rc) {
1142 IWL_ERROR("Error setting new configuration (%d).\n", rc);
1143 return rc;
1144 }
1145
1146 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
1147
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001148 iwl3945_clear_stations_table(priv);
Zhu Yi556f8db2007-09-27 11:27:33 +08001149
Zhu Yib481de92007-09-25 17:54:57 -07001150 /* If we issue a new RXON command which required a tune then we must
1151 * send a new TXPOWER command or we won't be able to Tx any frames */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001152 rc = iwl3945_hw_reg_send_txpower(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001153 if (rc) {
1154 IWL_ERROR("Error setting Tx power (%d).\n", rc);
1155 return rc;
1156 }
1157
1158 /* Add the broadcast address so we can send broadcast frames */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001159 if (iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0) ==
Zhu Yib481de92007-09-25 17:54:57 -07001160 IWL_INVALID_STATION) {
1161 IWL_ERROR("Error adding BROADCAST address for transmit.\n");
1162 return -EIO;
1163 }
1164
1165 /* If we have set the ASSOC_MSK and we are in BSS mode then
1166 * add the IWL_AP_ID to the station rate table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001167 if (iwl3945_is_associated(priv) &&
Zhu Yib481de92007-09-25 17:54:57 -07001168 (priv->iw_mode == IEEE80211_IF_TYPE_STA))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001169 if (iwl3945_add_station(priv, priv->active_rxon.bssid_addr, 1, 0)
Zhu Yib481de92007-09-25 17:54:57 -07001170 == IWL_INVALID_STATION) {
1171 IWL_ERROR("Error adding AP address for transmit.\n");
1172 return -EIO;
1173 }
1174
Johannes Berg8318d782008-01-24 19:38:38 +01001175 /* Init the hardware's rate fallback order based on the band */
Zhu Yib481de92007-09-25 17:54:57 -07001176 rc = iwl3945_init_hw_rate_table(priv);
1177 if (rc) {
1178 IWL_ERROR("Error setting HW rate table: %02X\n", rc);
1179 return -EIO;
1180 }
1181
1182 return 0;
1183}
1184
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001185static int iwl3945_send_bt_config(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001186{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001187 struct iwl3945_bt_cmd bt_cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001188 .flags = 3,
1189 .lead_time = 0xAA,
1190 .max_kill = 1,
1191 .kill_ack_mask = 0,
1192 .kill_cts_mask = 0,
1193 };
1194
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001195 return iwl3945_send_cmd_pdu(priv, REPLY_BT_CONFIG,
1196 sizeof(struct iwl3945_bt_cmd), &bt_cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001197}
1198
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001199static int iwl3945_send_scan_abort(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001200{
1201 int rc = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001202 struct iwl3945_rx_packet *res;
1203 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001204 .id = REPLY_SCAN_ABORT_CMD,
1205 .meta.flags = CMD_WANT_SKB,
1206 };
1207
1208 /* If there isn't a scan actively going on in the hardware
1209 * then we are in between scan bands and not actually
1210 * actively scanning, so don't send the abort command */
1211 if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
1212 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
1213 return 0;
1214 }
1215
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001216 rc = iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001217 if (rc) {
1218 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
1219 return rc;
1220 }
1221
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001222 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07001223 if (res->u.status != CAN_ABORT_STATUS) {
1224 /* The scan abort will return 1 for success or
1225 * 2 for "failure". A failure condition can be
1226 * due to simply not being in an active scan which
1227 * can occur if we send the scan abort before we
1228 * the microcode has notified us that a scan is
1229 * completed. */
1230 IWL_DEBUG_INFO("SCAN_ABORT returned %d.\n", res->u.status);
1231 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
1232 clear_bit(STATUS_SCAN_HW, &priv->status);
1233 }
1234
1235 dev_kfree_skb_any(cmd.meta.u.skb);
1236
1237 return rc;
1238}
1239
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001240static int iwl3945_card_state_sync_callback(struct iwl3945_priv *priv,
1241 struct iwl3945_cmd *cmd,
Zhu Yib481de92007-09-25 17:54:57 -07001242 struct sk_buff *skb)
1243{
1244 return 1;
1245}
1246
1247/*
1248 * CARD_STATE_CMD
1249 *
Ben Cahill9fbab512007-11-29 11:09:47 +08001250 * Use: Sets the device's internal card state to enable, disable, or halt
Zhu Yib481de92007-09-25 17:54:57 -07001251 *
1252 * When in the 'enable' state the card operates as normal.
1253 * When in the 'disable' state, the card enters into a low power mode.
1254 * When in the 'halt' state, the card is shut down and must be fully
1255 * restarted to come back on.
1256 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001257static int iwl3945_send_card_state(struct iwl3945_priv *priv, u32 flags, u8 meta_flag)
Zhu Yib481de92007-09-25 17:54:57 -07001258{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001259 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001260 .id = REPLY_CARD_STATE_CMD,
1261 .len = sizeof(u32),
1262 .data = &flags,
1263 .meta.flags = meta_flag,
1264 };
1265
1266 if (meta_flag & CMD_ASYNC)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001267 cmd.meta.u.callback = iwl3945_card_state_sync_callback;
Zhu Yib481de92007-09-25 17:54:57 -07001268
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001269 return iwl3945_send_cmd(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001270}
1271
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001272static int iwl3945_add_sta_sync_callback(struct iwl3945_priv *priv,
1273 struct iwl3945_cmd *cmd, struct sk_buff *skb)
Zhu Yib481de92007-09-25 17:54:57 -07001274{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001275 struct iwl3945_rx_packet *res = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07001276
1277 if (!skb) {
1278 IWL_ERROR("Error: Response NULL in REPLY_ADD_STA.\n");
1279 return 1;
1280 }
1281
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001282 res = (struct iwl3945_rx_packet *)skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07001283 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1284 IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
1285 res->hdr.flags);
1286 return 1;
1287 }
1288
1289 switch (res->u.add_sta.status) {
1290 case ADD_STA_SUCCESS_MSK:
1291 break;
1292 default:
1293 break;
1294 }
1295
1296 /* We didn't cache the SKB; let the caller free it */
1297 return 1;
1298}
1299
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001300int iwl3945_send_add_station(struct iwl3945_priv *priv,
1301 struct iwl3945_addsta_cmd *sta, u8 flags)
Zhu Yib481de92007-09-25 17:54:57 -07001302{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001303 struct iwl3945_rx_packet *res = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07001304 int rc = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001305 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001306 .id = REPLY_ADD_STA,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001307 .len = sizeof(struct iwl3945_addsta_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07001308 .meta.flags = flags,
1309 .data = sta,
1310 };
1311
1312 if (flags & CMD_ASYNC)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001313 cmd.meta.u.callback = iwl3945_add_sta_sync_callback;
Zhu Yib481de92007-09-25 17:54:57 -07001314 else
1315 cmd.meta.flags |= CMD_WANT_SKB;
1316
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001317 rc = iwl3945_send_cmd(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001318
1319 if (rc || (flags & CMD_ASYNC))
1320 return rc;
1321
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001322 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07001323 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1324 IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
1325 res->hdr.flags);
1326 rc = -EIO;
1327 }
1328
1329 if (rc == 0) {
1330 switch (res->u.add_sta.status) {
1331 case ADD_STA_SUCCESS_MSK:
1332 IWL_DEBUG_INFO("REPLY_ADD_STA PASSED\n");
1333 break;
1334 default:
1335 rc = -EIO;
1336 IWL_WARNING("REPLY_ADD_STA failed\n");
1337 break;
1338 }
1339 }
1340
1341 priv->alloc_rxb_skb--;
1342 dev_kfree_skb_any(cmd.meta.u.skb);
1343
1344 return rc;
1345}
1346
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001347static int iwl3945_update_sta_key_info(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07001348 struct ieee80211_key_conf *keyconf,
1349 u8 sta_id)
1350{
1351 unsigned long flags;
1352 __le16 key_flags = 0;
1353
1354 switch (keyconf->alg) {
1355 case ALG_CCMP:
1356 key_flags |= STA_KEY_FLG_CCMP;
1357 key_flags |= cpu_to_le16(
1358 keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
1359 key_flags &= ~STA_KEY_FLG_INVALID;
1360 break;
1361 case ALG_TKIP:
1362 case ALG_WEP:
Zhu Yib481de92007-09-25 17:54:57 -07001363 default:
1364 return -EINVAL;
1365 }
1366 spin_lock_irqsave(&priv->sta_lock, flags);
1367 priv->stations[sta_id].keyinfo.alg = keyconf->alg;
1368 priv->stations[sta_id].keyinfo.keylen = keyconf->keylen;
1369 memcpy(priv->stations[sta_id].keyinfo.key, keyconf->key,
1370 keyconf->keylen);
1371
1372 memcpy(priv->stations[sta_id].sta.key.key, keyconf->key,
1373 keyconf->keylen);
1374 priv->stations[sta_id].sta.key.key_flags = key_flags;
1375 priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
1376 priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
1377
1378 spin_unlock_irqrestore(&priv->sta_lock, flags);
1379
1380 IWL_DEBUG_INFO("hwcrypto: modify ucode station key info\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001381 iwl3945_send_add_station(priv, &priv->stations[sta_id].sta, 0);
Zhu Yib481de92007-09-25 17:54:57 -07001382 return 0;
1383}
1384
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001385static int iwl3945_clear_sta_key_info(struct iwl3945_priv *priv, u8 sta_id)
Zhu Yib481de92007-09-25 17:54:57 -07001386{
1387 unsigned long flags;
1388
1389 spin_lock_irqsave(&priv->sta_lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001390 memset(&priv->stations[sta_id].keyinfo, 0, sizeof(struct iwl3945_hw_key));
1391 memset(&priv->stations[sta_id].sta.key, 0, sizeof(struct iwl3945_keyinfo));
Zhu Yib481de92007-09-25 17:54:57 -07001392 priv->stations[sta_id].sta.key.key_flags = STA_KEY_FLG_NO_ENC;
1393 priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
1394 priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
1395 spin_unlock_irqrestore(&priv->sta_lock, flags);
1396
1397 IWL_DEBUG_INFO("hwcrypto: clear ucode station key info\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001398 iwl3945_send_add_station(priv, &priv->stations[sta_id].sta, 0);
Zhu Yib481de92007-09-25 17:54:57 -07001399 return 0;
1400}
1401
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001402static void iwl3945_clear_free_frames(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001403{
1404 struct list_head *element;
1405
1406 IWL_DEBUG_INFO("%d frames on pre-allocated heap on clear.\n",
1407 priv->frames_count);
1408
1409 while (!list_empty(&priv->free_frames)) {
1410 element = priv->free_frames.next;
1411 list_del(element);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001412 kfree(list_entry(element, struct iwl3945_frame, list));
Zhu Yib481de92007-09-25 17:54:57 -07001413 priv->frames_count--;
1414 }
1415
1416 if (priv->frames_count) {
1417 IWL_WARNING("%d frames still in use. Did we lose one?\n",
1418 priv->frames_count);
1419 priv->frames_count = 0;
1420 }
1421}
1422
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001423static struct iwl3945_frame *iwl3945_get_free_frame(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001424{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001425 struct iwl3945_frame *frame;
Zhu Yib481de92007-09-25 17:54:57 -07001426 struct list_head *element;
1427 if (list_empty(&priv->free_frames)) {
1428 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
1429 if (!frame) {
1430 IWL_ERROR("Could not allocate frame!\n");
1431 return NULL;
1432 }
1433
1434 priv->frames_count++;
1435 return frame;
1436 }
1437
1438 element = priv->free_frames.next;
1439 list_del(element);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001440 return list_entry(element, struct iwl3945_frame, list);
Zhu Yib481de92007-09-25 17:54:57 -07001441}
1442
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001443static void iwl3945_free_frame(struct iwl3945_priv *priv, struct iwl3945_frame *frame)
Zhu Yib481de92007-09-25 17:54:57 -07001444{
1445 memset(frame, 0, sizeof(*frame));
1446 list_add(&frame->list, &priv->free_frames);
1447}
1448
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001449unsigned int iwl3945_fill_beacon_frame(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07001450 struct ieee80211_hdr *hdr,
1451 const u8 *dest, int left)
1452{
1453
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001454 if (!iwl3945_is_associated(priv) || !priv->ibss_beacon ||
Zhu Yib481de92007-09-25 17:54:57 -07001455 ((priv->iw_mode != IEEE80211_IF_TYPE_IBSS) &&
1456 (priv->iw_mode != IEEE80211_IF_TYPE_AP)))
1457 return 0;
1458
1459 if (priv->ibss_beacon->len > left)
1460 return 0;
1461
1462 memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
1463
1464 return priv->ibss_beacon->len;
1465}
1466
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001467static u8 iwl3945_rate_get_lowest_plcp(int rate_mask)
Zhu Yib481de92007-09-25 17:54:57 -07001468{
1469 u8 i;
1470
1471 for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001472 i = iwl3945_rates[i].next_ieee) {
Zhu Yib481de92007-09-25 17:54:57 -07001473 if (rate_mask & (1 << i))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001474 return iwl3945_rates[i].plcp;
Zhu Yib481de92007-09-25 17:54:57 -07001475 }
1476
1477 return IWL_RATE_INVALID;
1478}
1479
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001480static int iwl3945_send_beacon_cmd(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001481{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001482 struct iwl3945_frame *frame;
Zhu Yib481de92007-09-25 17:54:57 -07001483 unsigned int frame_size;
1484 int rc;
1485 u8 rate;
1486
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001487 frame = iwl3945_get_free_frame(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001488
1489 if (!frame) {
1490 IWL_ERROR("Could not obtain free frame buffer for beacon "
1491 "command.\n");
1492 return -ENOMEM;
1493 }
1494
1495 if (!(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001496 rate = iwl3945_rate_get_lowest_plcp(priv->active_rate_basic &
Zhu Yib481de92007-09-25 17:54:57 -07001497 0xFF0);
1498 if (rate == IWL_INVALID_RATE)
1499 rate = IWL_RATE_6M_PLCP;
1500 } else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001501 rate = iwl3945_rate_get_lowest_plcp(priv->active_rate_basic & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -07001502 if (rate == IWL_INVALID_RATE)
1503 rate = IWL_RATE_1M_PLCP;
1504 }
1505
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001506 frame_size = iwl3945_hw_get_beacon_cmd(priv, frame, rate);
Zhu Yib481de92007-09-25 17:54:57 -07001507
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001508 rc = iwl3945_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
Zhu Yib481de92007-09-25 17:54:57 -07001509 &frame->u.cmd[0]);
1510
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001511 iwl3945_free_frame(priv, frame);
Zhu Yib481de92007-09-25 17:54:57 -07001512
1513 return rc;
1514}
1515
1516/******************************************************************************
1517 *
1518 * EEPROM related functions
1519 *
1520 ******************************************************************************/
1521
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001522static void get_eeprom_mac(struct iwl3945_priv *priv, u8 *mac)
Zhu Yib481de92007-09-25 17:54:57 -07001523{
1524 memcpy(mac, priv->eeprom.mac_address, 6);
1525}
1526
Reinette Chatre74a3a252008-01-23 10:15:19 -08001527/*
1528 * Clear the OWNER_MSK, to establish driver (instead of uCode running on
1529 * embedded controller) as EEPROM reader; each read is a series of pulses
1530 * to/from the EEPROM chip, not a single event, so even reads could conflict
1531 * if they weren't arbitrated by some ownership mechanism. Here, the driver
1532 * simply claims ownership, which should be safe when this function is called
1533 * (i.e. before loading uCode!).
1534 */
1535static inline int iwl3945_eeprom_acquire_semaphore(struct iwl3945_priv *priv)
1536{
1537 _iwl3945_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
1538 return 0;
1539}
1540
Zhu Yib481de92007-09-25 17:54:57 -07001541/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001542 * iwl3945_eeprom_init - read EEPROM contents
Zhu Yib481de92007-09-25 17:54:57 -07001543 *
Cahill, Ben M6440adb2007-11-29 11:09:55 +08001544 * Load the EEPROM contents from adapter into priv->eeprom
Zhu Yib481de92007-09-25 17:54:57 -07001545 *
1546 * NOTE: This routine uses the non-debug IO access functions.
1547 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001548int iwl3945_eeprom_init(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001549{
Tomas Winkler58ff6d42008-02-13 02:47:54 +02001550 u16 *e = (u16 *)&priv->eeprom;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001551 u32 gp = iwl3945_read32(priv, CSR_EEPROM_GP);
Zhu Yib481de92007-09-25 17:54:57 -07001552 u32 r;
1553 int sz = sizeof(priv->eeprom);
1554 int rc;
1555 int i;
1556 u16 addr;
1557
1558 /* The EEPROM structure has several padding buffers within it
1559 * and when adding new EEPROM maps is subject to programmer errors
1560 * which may be very difficult to identify without explicitly
1561 * checking the resulting size of the eeprom map. */
1562 BUILD_BUG_ON(sizeof(priv->eeprom) != IWL_EEPROM_IMAGE_SIZE);
1563
1564 if ((gp & CSR_EEPROM_GP_VALID_MSK) == CSR_EEPROM_GP_BAD_SIGNATURE) {
1565 IWL_ERROR("EEPROM not found, EEPROM_GP=0x%08x", gp);
1566 return -ENOENT;
1567 }
1568
Cahill, Ben M6440adb2007-11-29 11:09:55 +08001569 /* Make sure driver (instead of uCode) is allowed to read EEPROM */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001570 rc = iwl3945_eeprom_acquire_semaphore(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001571 if (rc < 0) {
Ian Schram91e17472007-10-25 17:15:23 +08001572 IWL_ERROR("Failed to acquire EEPROM semaphore.\n");
Zhu Yib481de92007-09-25 17:54:57 -07001573 return -ENOENT;
1574 }
1575
1576 /* eeprom is an array of 16bit values */
1577 for (addr = 0; addr < sz; addr += sizeof(u16)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001578 _iwl3945_write32(priv, CSR_EEPROM_REG, addr << 1);
1579 _iwl3945_clear_bit(priv, CSR_EEPROM_REG, CSR_EEPROM_REG_BIT_CMD);
Zhu Yib481de92007-09-25 17:54:57 -07001580
1581 for (i = 0; i < IWL_EEPROM_ACCESS_TIMEOUT;
1582 i += IWL_EEPROM_ACCESS_DELAY) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001583 r = _iwl3945_read_direct32(priv, CSR_EEPROM_REG);
Zhu Yib481de92007-09-25 17:54:57 -07001584 if (r & CSR_EEPROM_REG_READ_VALID_MSK)
1585 break;
1586 udelay(IWL_EEPROM_ACCESS_DELAY);
1587 }
1588
1589 if (!(r & CSR_EEPROM_REG_READ_VALID_MSK)) {
1590 IWL_ERROR("Time out reading EEPROM[%d]", addr);
1591 return -ETIMEDOUT;
1592 }
Tomas Winkler58ff6d42008-02-13 02:47:54 +02001593 e[addr / 2] = le16_to_cpu((__force __le16)(r >> 16));
Zhu Yib481de92007-09-25 17:54:57 -07001594 }
1595
1596 return 0;
1597}
1598
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001599static void iwl3945_unset_hw_setting(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001600{
1601 if (priv->hw_setting.shared_virt)
1602 pci_free_consistent(priv->pci_dev,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001603 sizeof(struct iwl3945_shared),
Zhu Yib481de92007-09-25 17:54:57 -07001604 priv->hw_setting.shared_virt,
1605 priv->hw_setting.shared_phys);
1606}
1607
1608/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001609 * iwl3945_supported_rate_to_ie - fill in the supported rate in IE field
Zhu Yib481de92007-09-25 17:54:57 -07001610 *
1611 * return : set the bit for each supported rate insert in ie
1612 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001613static u16 iwl3945_supported_rate_to_ie(u8 *ie, u16 supported_rate,
Tomas Winklerc7c46672007-10-18 02:04:15 +02001614 u16 basic_rate, int *left)
Zhu Yib481de92007-09-25 17:54:57 -07001615{
1616 u16 ret_rates = 0, bit;
1617 int i;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001618 u8 *cnt = ie;
1619 u8 *rates = ie + 1;
Zhu Yib481de92007-09-25 17:54:57 -07001620
1621 for (bit = 1, i = 0; i < IWL_RATE_COUNT; i++, bit <<= 1) {
1622 if (bit & supported_rate) {
1623 ret_rates |= bit;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001624 rates[*cnt] = iwl3945_rates[i].ieee |
Tomas Winklerc7c46672007-10-18 02:04:15 +02001625 ((bit & basic_rate) ? 0x80 : 0x00);
1626 (*cnt)++;
1627 (*left)--;
1628 if ((*left <= 0) ||
1629 (*cnt >= IWL_SUPPORTED_RATES_IE_LEN))
Zhu Yib481de92007-09-25 17:54:57 -07001630 break;
1631 }
1632 }
1633
1634 return ret_rates;
1635}
1636
1637/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001638 * iwl3945_fill_probe_req - fill in all required fields and IE for probe request
Zhu Yib481de92007-09-25 17:54:57 -07001639 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001640static u16 iwl3945_fill_probe_req(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07001641 struct ieee80211_mgmt *frame,
1642 int left, int is_direct)
1643{
1644 int len = 0;
1645 u8 *pos = NULL;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001646 u16 active_rates, ret_rates, cck_rates;
Zhu Yib481de92007-09-25 17:54:57 -07001647
1648 /* Make sure there is enough space for the probe request,
1649 * two mandatory IEs and the data */
1650 left -= 24;
1651 if (left < 0)
1652 return 0;
1653 len += 24;
1654
1655 frame->frame_control = cpu_to_le16(IEEE80211_STYPE_PROBE_REQ);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001656 memcpy(frame->da, iwl3945_broadcast_addr, ETH_ALEN);
Zhu Yib481de92007-09-25 17:54:57 -07001657 memcpy(frame->sa, priv->mac_addr, ETH_ALEN);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001658 memcpy(frame->bssid, iwl3945_broadcast_addr, ETH_ALEN);
Zhu Yib481de92007-09-25 17:54:57 -07001659 frame->seq_ctrl = 0;
1660
1661 /* fill in our indirect SSID IE */
1662 /* ...next IE... */
1663
1664 left -= 2;
1665 if (left < 0)
1666 return 0;
1667 len += 2;
1668 pos = &(frame->u.probe_req.variable[0]);
1669 *pos++ = WLAN_EID_SSID;
1670 *pos++ = 0;
1671
1672 /* fill in our direct SSID IE... */
1673 if (is_direct) {
1674 /* ...next IE... */
1675 left -= 2 + priv->essid_len;
1676 if (left < 0)
1677 return 0;
1678 /* ... fill it in... */
1679 *pos++ = WLAN_EID_SSID;
1680 *pos++ = priv->essid_len;
1681 memcpy(pos, priv->essid, priv->essid_len);
1682 pos += priv->essid_len;
1683 len += 2 + priv->essid_len;
1684 }
1685
1686 /* fill in supported rate */
1687 /* ...next IE... */
1688 left -= 2;
1689 if (left < 0)
1690 return 0;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001691
Zhu Yib481de92007-09-25 17:54:57 -07001692 /* ... fill it in... */
1693 *pos++ = WLAN_EID_SUPP_RATES;
1694 *pos = 0;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001695
1696 priv->active_rate = priv->rates_mask;
1697 active_rates = priv->active_rate;
Zhu Yib481de92007-09-25 17:54:57 -07001698 priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
1699
Tomas Winklerc7c46672007-10-18 02:04:15 +02001700 cck_rates = IWL_CCK_RATES_MASK & active_rates;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001701 ret_rates = iwl3945_supported_rate_to_ie(pos, cck_rates,
Tomas Winklerc7c46672007-10-18 02:04:15 +02001702 priv->active_rate_basic, &left);
1703 active_rates &= ~ret_rates;
1704
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001705 ret_rates = iwl3945_supported_rate_to_ie(pos, active_rates,
Tomas Winklerc7c46672007-10-18 02:04:15 +02001706 priv->active_rate_basic, &left);
1707 active_rates &= ~ret_rates;
1708
Zhu Yib481de92007-09-25 17:54:57 -07001709 len += 2 + *pos;
1710 pos += (*pos) + 1;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001711 if (active_rates == 0)
Zhu Yib481de92007-09-25 17:54:57 -07001712 goto fill_end;
1713
1714 /* fill in supported extended rate */
1715 /* ...next IE... */
1716 left -= 2;
1717 if (left < 0)
1718 return 0;
1719 /* ... fill it in... */
1720 *pos++ = WLAN_EID_EXT_SUPP_RATES;
1721 *pos = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001722 iwl3945_supported_rate_to_ie(pos, active_rates,
Tomas Winklerc7c46672007-10-18 02:04:15 +02001723 priv->active_rate_basic, &left);
Zhu Yib481de92007-09-25 17:54:57 -07001724 if (*pos > 0)
1725 len += 2 + *pos;
1726
1727 fill_end:
1728 return (u16)len;
1729}
1730
1731/*
1732 * QoS support
1733*/
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001734static int iwl3945_send_qos_params_command(struct iwl3945_priv *priv,
1735 struct iwl3945_qosparam_cmd *qos)
Zhu Yib481de92007-09-25 17:54:57 -07001736{
1737
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001738 return iwl3945_send_cmd_pdu(priv, REPLY_QOS_PARAM,
1739 sizeof(struct iwl3945_qosparam_cmd), qos);
Zhu Yib481de92007-09-25 17:54:57 -07001740}
1741
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001742static void iwl3945_reset_qos(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001743{
1744 u16 cw_min = 15;
1745 u16 cw_max = 1023;
1746 u8 aifs = 2;
1747 u8 is_legacy = 0;
1748 unsigned long flags;
1749 int i;
1750
1751 spin_lock_irqsave(&priv->lock, flags);
1752 priv->qos_data.qos_active = 0;
1753
1754 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
1755 if (priv->qos_data.qos_enable)
1756 priv->qos_data.qos_active = 1;
1757 if (!(priv->active_rate & 0xfff0)) {
1758 cw_min = 31;
1759 is_legacy = 1;
1760 }
1761 } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
1762 if (priv->qos_data.qos_enable)
1763 priv->qos_data.qos_active = 1;
1764 } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
1765 cw_min = 31;
1766 is_legacy = 1;
1767 }
1768
1769 if (priv->qos_data.qos_active)
1770 aifs = 3;
1771
1772 priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
1773 priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
1774 priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
1775 priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
1776 priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
1777
1778 if (priv->qos_data.qos_active) {
1779 i = 1;
1780 priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
1781 priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
1782 priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
1783 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
1784 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1785
1786 i = 2;
1787 priv->qos_data.def_qos_parm.ac[i].cw_min =
1788 cpu_to_le16((cw_min + 1) / 2 - 1);
1789 priv->qos_data.def_qos_parm.ac[i].cw_max =
1790 cpu_to_le16(cw_max);
1791 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
1792 if (is_legacy)
1793 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1794 cpu_to_le16(6016);
1795 else
1796 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1797 cpu_to_le16(3008);
1798 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1799
1800 i = 3;
1801 priv->qos_data.def_qos_parm.ac[i].cw_min =
1802 cpu_to_le16((cw_min + 1) / 4 - 1);
1803 priv->qos_data.def_qos_parm.ac[i].cw_max =
1804 cpu_to_le16((cw_max + 1) / 2 - 1);
1805 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
1806 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1807 if (is_legacy)
1808 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1809 cpu_to_le16(3264);
1810 else
1811 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1812 cpu_to_le16(1504);
1813 } else {
1814 for (i = 1; i < 4; i++) {
1815 priv->qos_data.def_qos_parm.ac[i].cw_min =
1816 cpu_to_le16(cw_min);
1817 priv->qos_data.def_qos_parm.ac[i].cw_max =
1818 cpu_to_le16(cw_max);
1819 priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
1820 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
1821 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1822 }
1823 }
1824 IWL_DEBUG_QOS("set QoS to default \n");
1825
1826 spin_unlock_irqrestore(&priv->lock, flags);
1827}
1828
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001829static void iwl3945_activate_qos(struct iwl3945_priv *priv, u8 force)
Zhu Yib481de92007-09-25 17:54:57 -07001830{
1831 unsigned long flags;
1832
Zhu Yib481de92007-09-25 17:54:57 -07001833 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
1834 return;
1835
1836 if (!priv->qos_data.qos_enable)
1837 return;
1838
1839 spin_lock_irqsave(&priv->lock, flags);
1840 priv->qos_data.def_qos_parm.qos_flags = 0;
1841
1842 if (priv->qos_data.qos_cap.q_AP.queue_request &&
1843 !priv->qos_data.qos_cap.q_AP.txop_request)
1844 priv->qos_data.def_qos_parm.qos_flags |=
1845 QOS_PARAM_FLG_TXOP_TYPE_MSK;
1846
1847 if (priv->qos_data.qos_active)
1848 priv->qos_data.def_qos_parm.qos_flags |=
1849 QOS_PARAM_FLG_UPDATE_EDCA_MSK;
1850
1851 spin_unlock_irqrestore(&priv->lock, flags);
1852
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001853 if (force || iwl3945_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07001854 IWL_DEBUG_QOS("send QoS cmd with Qos active %d \n",
1855 priv->qos_data.qos_active);
1856
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001857 iwl3945_send_qos_params_command(priv,
Zhu Yib481de92007-09-25 17:54:57 -07001858 &(priv->qos_data.def_qos_parm));
1859 }
1860}
1861
Zhu Yib481de92007-09-25 17:54:57 -07001862/*
1863 * Power management (not Tx power!) functions
1864 */
1865#define MSEC_TO_USEC 1024
1866
1867#define NOSLP __constant_cpu_to_le32(0)
1868#define SLP IWL_POWER_DRIVER_ALLOW_SLEEP_MSK
1869#define SLP_TIMEOUT(T) __constant_cpu_to_le32((T) * MSEC_TO_USEC)
1870#define SLP_VEC(X0, X1, X2, X3, X4) {__constant_cpu_to_le32(X0), \
1871 __constant_cpu_to_le32(X1), \
1872 __constant_cpu_to_le32(X2), \
1873 __constant_cpu_to_le32(X3), \
1874 __constant_cpu_to_le32(X4)}
1875
1876
1877/* default power management (not Tx power) table values */
1878/* for tim 0-10 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001879static struct iwl3945_power_vec_entry range_0[IWL_POWER_AC] = {
Zhu Yib481de92007-09-25 17:54:57 -07001880 {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
1881 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500), SLP_VEC(1, 2, 3, 4, 4)}, 0},
1882 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300), SLP_VEC(2, 4, 6, 7, 7)}, 0},
1883 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100), SLP_VEC(2, 6, 9, 9, 10)}, 0},
1884 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 10)}, 1},
1885 {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25), SLP_VEC(4, 7, 10, 10, 10)}, 1}
1886};
1887
1888/* for tim > 10 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001889static struct iwl3945_power_vec_entry range_1[IWL_POWER_AC] = {
Zhu Yib481de92007-09-25 17:54:57 -07001890 {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
1891 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500),
1892 SLP_VEC(1, 2, 3, 4, 0xFF)}, 0},
1893 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300),
1894 SLP_VEC(2, 4, 6, 7, 0xFF)}, 0},
1895 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100),
1896 SLP_VEC(2, 6, 9, 9, 0xFF)}, 0},
1897 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 0xFF)}, 0},
1898 {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25),
1899 SLP_VEC(4, 7, 10, 10, 0xFF)}, 0}
1900};
1901
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001902int iwl3945_power_init_handle(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001903{
1904 int rc = 0, i;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001905 struct iwl3945_power_mgr *pow_data;
1906 int size = sizeof(struct iwl3945_power_vec_entry) * IWL_POWER_AC;
Zhu Yib481de92007-09-25 17:54:57 -07001907 u16 pci_pm;
1908
1909 IWL_DEBUG_POWER("Initialize power \n");
1910
1911 pow_data = &(priv->power_data);
1912
1913 memset(pow_data, 0, sizeof(*pow_data));
1914
1915 pow_data->active_index = IWL_POWER_RANGE_0;
1916 pow_data->dtim_val = 0xffff;
1917
1918 memcpy(&pow_data->pwr_range_0[0], &range_0[0], size);
1919 memcpy(&pow_data->pwr_range_1[0], &range_1[0], size);
1920
1921 rc = pci_read_config_word(priv->pci_dev, PCI_LINK_CTRL, &pci_pm);
1922 if (rc != 0)
1923 return 0;
1924 else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001925 struct iwl3945_powertable_cmd *cmd;
Zhu Yib481de92007-09-25 17:54:57 -07001926
1927 IWL_DEBUG_POWER("adjust power command flags\n");
1928
1929 for (i = 0; i < IWL_POWER_AC; i++) {
1930 cmd = &pow_data->pwr_range_0[i].cmd;
1931
1932 if (pci_pm & 0x1)
1933 cmd->flags &= ~IWL_POWER_PCI_PM_MSK;
1934 else
1935 cmd->flags |= IWL_POWER_PCI_PM_MSK;
1936 }
1937 }
1938 return rc;
1939}
1940
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001941static int iwl3945_update_power_cmd(struct iwl3945_priv *priv,
1942 struct iwl3945_powertable_cmd *cmd, u32 mode)
Zhu Yib481de92007-09-25 17:54:57 -07001943{
1944 int rc = 0, i;
1945 u8 skip;
1946 u32 max_sleep = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001947 struct iwl3945_power_vec_entry *range;
Zhu Yib481de92007-09-25 17:54:57 -07001948 u8 period = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001949 struct iwl3945_power_mgr *pow_data;
Zhu Yib481de92007-09-25 17:54:57 -07001950
1951 if (mode > IWL_POWER_INDEX_5) {
1952 IWL_DEBUG_POWER("Error invalid power mode \n");
1953 return -1;
1954 }
1955 pow_data = &(priv->power_data);
1956
1957 if (pow_data->active_index == IWL_POWER_RANGE_0)
1958 range = &pow_data->pwr_range_0[0];
1959 else
1960 range = &pow_data->pwr_range_1[1];
1961
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001962 memcpy(cmd, &range[mode].cmd, sizeof(struct iwl3945_powertable_cmd));
Zhu Yib481de92007-09-25 17:54:57 -07001963
1964#ifdef IWL_MAC80211_DISABLE
1965 if (priv->assoc_network != NULL) {
1966 unsigned long flags;
1967
1968 period = priv->assoc_network->tim.tim_period;
1969 }
1970#endif /*IWL_MAC80211_DISABLE */
1971 skip = range[mode].no_dtim;
1972
1973 if (period == 0) {
1974 period = 1;
1975 skip = 0;
1976 }
1977
1978 if (skip == 0) {
1979 max_sleep = period;
1980 cmd->flags &= ~IWL_POWER_SLEEP_OVER_DTIM_MSK;
1981 } else {
1982 __le32 slp_itrvl = cmd->sleep_interval[IWL_POWER_VEC_SIZE - 1];
1983 max_sleep = (le32_to_cpu(slp_itrvl) / period) * period;
1984 cmd->flags |= IWL_POWER_SLEEP_OVER_DTIM_MSK;
1985 }
1986
1987 for (i = 0; i < IWL_POWER_VEC_SIZE; i++) {
1988 if (le32_to_cpu(cmd->sleep_interval[i]) > max_sleep)
1989 cmd->sleep_interval[i] = cpu_to_le32(max_sleep);
1990 }
1991
1992 IWL_DEBUG_POWER("Flags value = 0x%08X\n", cmd->flags);
1993 IWL_DEBUG_POWER("Tx timeout = %u\n", le32_to_cpu(cmd->tx_data_timeout));
1994 IWL_DEBUG_POWER("Rx timeout = %u\n", le32_to_cpu(cmd->rx_data_timeout));
1995 IWL_DEBUG_POWER("Sleep interval vector = { %d , %d , %d , %d , %d }\n",
1996 le32_to_cpu(cmd->sleep_interval[0]),
1997 le32_to_cpu(cmd->sleep_interval[1]),
1998 le32_to_cpu(cmd->sleep_interval[2]),
1999 le32_to_cpu(cmd->sleep_interval[3]),
2000 le32_to_cpu(cmd->sleep_interval[4]));
2001
2002 return rc;
2003}
2004
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002005static int iwl3945_send_power_mode(struct iwl3945_priv *priv, u32 mode)
Zhu Yib481de92007-09-25 17:54:57 -07002006{
John W. Linville9a62f732007-11-15 16:27:36 -05002007 u32 uninitialized_var(final_mode);
Zhu Yib481de92007-09-25 17:54:57 -07002008 int rc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002009 struct iwl3945_powertable_cmd cmd;
Zhu Yib481de92007-09-25 17:54:57 -07002010
2011 /* If on battery, set to 3,
Ian Schram01ebd062007-10-25 17:15:22 +08002012 * if plugged into AC power, set to CAM ("continuously aware mode"),
Zhu Yib481de92007-09-25 17:54:57 -07002013 * else user level */
2014 switch (mode) {
2015 case IWL_POWER_BATTERY:
2016 final_mode = IWL_POWER_INDEX_3;
2017 break;
2018 case IWL_POWER_AC:
2019 final_mode = IWL_POWER_MODE_CAM;
2020 break;
2021 default:
2022 final_mode = mode;
2023 break;
2024 }
2025
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002026 iwl3945_update_power_cmd(priv, &cmd, final_mode);
Zhu Yib481de92007-09-25 17:54:57 -07002027
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002028 rc = iwl3945_send_cmd_pdu(priv, POWER_TABLE_CMD, sizeof(cmd), &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07002029
2030 if (final_mode == IWL_POWER_MODE_CAM)
2031 clear_bit(STATUS_POWER_PMI, &priv->status);
2032 else
2033 set_bit(STATUS_POWER_PMI, &priv->status);
2034
2035 return rc;
2036}
2037
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002038int iwl3945_is_network_packet(struct iwl3945_priv *priv, struct ieee80211_hdr *header)
Zhu Yib481de92007-09-25 17:54:57 -07002039{
2040 /* Filter incoming packets to determine if they are targeted toward
2041 * this network, discarding packets coming from ourselves */
2042 switch (priv->iw_mode) {
2043 case IEEE80211_IF_TYPE_IBSS: /* Header: Dest. | Source | BSSID */
2044 /* packets from our adapter are dropped (echo) */
2045 if (!compare_ether_addr(header->addr2, priv->mac_addr))
2046 return 0;
2047 /* {broad,multi}cast packets to our IBSS go through */
2048 if (is_multicast_ether_addr(header->addr1))
2049 return !compare_ether_addr(header->addr3, priv->bssid);
2050 /* packets to our adapter go through */
2051 return !compare_ether_addr(header->addr1, priv->mac_addr);
2052 case IEEE80211_IF_TYPE_STA: /* Header: Dest. | AP{BSSID} | Source */
2053 /* packets from our adapter are dropped (echo) */
2054 if (!compare_ether_addr(header->addr3, priv->mac_addr))
2055 return 0;
2056 /* {broad,multi}cast packets to our BSS go through */
2057 if (is_multicast_ether_addr(header->addr1))
2058 return !compare_ether_addr(header->addr2, priv->bssid);
2059 /* packets to our adapter go through */
2060 return !compare_ether_addr(header->addr1, priv->mac_addr);
Tomas Winkler69dc5d92008-03-25 16:33:41 -07002061 default:
2062 return 1;
Zhu Yib481de92007-09-25 17:54:57 -07002063 }
2064
2065 return 1;
2066}
2067
Zhu Yib481de92007-09-25 17:54:57 -07002068/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002069 * iwl3945_scan_cancel - Cancel any currently executing HW scan
Zhu Yib481de92007-09-25 17:54:57 -07002070 *
2071 * NOTE: priv->mutex is not required before calling this function
2072 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002073static int iwl3945_scan_cancel(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002074{
2075 if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
2076 clear_bit(STATUS_SCANNING, &priv->status);
2077 return 0;
2078 }
2079
2080 if (test_bit(STATUS_SCANNING, &priv->status)) {
2081 if (!test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
2082 IWL_DEBUG_SCAN("Queuing scan abort.\n");
2083 set_bit(STATUS_SCAN_ABORTING, &priv->status);
2084 queue_work(priv->workqueue, &priv->abort_scan);
2085
2086 } else
2087 IWL_DEBUG_SCAN("Scan abort already in progress.\n");
2088
2089 return test_bit(STATUS_SCANNING, &priv->status);
2090 }
2091
2092 return 0;
2093}
2094
2095/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002096 * iwl3945_scan_cancel_timeout - Cancel any currently executing HW scan
Zhu Yib481de92007-09-25 17:54:57 -07002097 * @ms: amount of time to wait (in milliseconds) for scan to abort
2098 *
2099 * NOTE: priv->mutex must be held before calling this function
2100 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002101static int iwl3945_scan_cancel_timeout(struct iwl3945_priv *priv, unsigned long ms)
Zhu Yib481de92007-09-25 17:54:57 -07002102{
2103 unsigned long now = jiffies;
2104 int ret;
2105
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002106 ret = iwl3945_scan_cancel(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002107 if (ret && ms) {
2108 mutex_unlock(&priv->mutex);
2109 while (!time_after(jiffies, now + msecs_to_jiffies(ms)) &&
2110 test_bit(STATUS_SCANNING, &priv->status))
2111 msleep(1);
2112 mutex_lock(&priv->mutex);
2113
2114 return test_bit(STATUS_SCANNING, &priv->status);
2115 }
2116
2117 return ret;
2118}
2119
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002120static void iwl3945_sequence_reset(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002121{
2122 /* Reset ieee stats */
2123
2124 /* We don't reset the net_device_stats (ieee->stats) on
2125 * re-association */
2126
2127 priv->last_seq_num = -1;
2128 priv->last_frag_num = -1;
2129 priv->last_packet_time = 0;
2130
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002131 iwl3945_scan_cancel(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002132}
2133
2134#define MAX_UCODE_BEACON_INTERVAL 1024
2135#define INTEL_CONN_LISTEN_INTERVAL __constant_cpu_to_le16(0xA)
2136
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002137static __le16 iwl3945_adjust_beacon_interval(u16 beacon_val)
Zhu Yib481de92007-09-25 17:54:57 -07002138{
2139 u16 new_val = 0;
2140 u16 beacon_factor = 0;
2141
2142 beacon_factor =
2143 (beacon_val + MAX_UCODE_BEACON_INTERVAL)
2144 / MAX_UCODE_BEACON_INTERVAL;
2145 new_val = beacon_val / beacon_factor;
2146
2147 return cpu_to_le16(new_val);
2148}
2149
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002150static void iwl3945_setup_rxon_timing(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002151{
2152 u64 interval_tm_unit;
2153 u64 tsf, result;
2154 unsigned long flags;
2155 struct ieee80211_conf *conf = NULL;
2156 u16 beacon_int = 0;
2157
2158 conf = ieee80211_get_hw_conf(priv->hw);
2159
2160 spin_lock_irqsave(&priv->lock, flags);
2161 priv->rxon_timing.timestamp.dw[1] = cpu_to_le32(priv->timestamp1);
2162 priv->rxon_timing.timestamp.dw[0] = cpu_to_le32(priv->timestamp0);
2163
2164 priv->rxon_timing.listen_interval = INTEL_CONN_LISTEN_INTERVAL;
2165
2166 tsf = priv->timestamp1;
2167 tsf = ((tsf << 32) | priv->timestamp0);
2168
2169 beacon_int = priv->beacon_int;
2170 spin_unlock_irqrestore(&priv->lock, flags);
2171
2172 if (priv->iw_mode == IEEE80211_IF_TYPE_STA) {
2173 if (beacon_int == 0) {
2174 priv->rxon_timing.beacon_interval = cpu_to_le16(100);
2175 priv->rxon_timing.beacon_init_val = cpu_to_le32(102400);
2176 } else {
2177 priv->rxon_timing.beacon_interval =
2178 cpu_to_le16(beacon_int);
2179 priv->rxon_timing.beacon_interval =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002180 iwl3945_adjust_beacon_interval(
Zhu Yib481de92007-09-25 17:54:57 -07002181 le16_to_cpu(priv->rxon_timing.beacon_interval));
2182 }
2183
2184 priv->rxon_timing.atim_window = 0;
2185 } else {
2186 priv->rxon_timing.beacon_interval =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002187 iwl3945_adjust_beacon_interval(conf->beacon_int);
Zhu Yib481de92007-09-25 17:54:57 -07002188 /* TODO: we need to get atim_window from upper stack
2189 * for now we set to 0 */
2190 priv->rxon_timing.atim_window = 0;
2191 }
2192
2193 interval_tm_unit =
2194 (le16_to_cpu(priv->rxon_timing.beacon_interval) * 1024);
2195 result = do_div(tsf, interval_tm_unit);
2196 priv->rxon_timing.beacon_init_val =
2197 cpu_to_le32((u32) ((u64) interval_tm_unit - result));
2198
2199 IWL_DEBUG_ASSOC
2200 ("beacon interval %d beacon timer %d beacon tim %d\n",
2201 le16_to_cpu(priv->rxon_timing.beacon_interval),
2202 le32_to_cpu(priv->rxon_timing.beacon_init_val),
2203 le16_to_cpu(priv->rxon_timing.atim_window));
2204}
2205
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002206static int iwl3945_scan_initiate(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002207{
2208 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
2209 IWL_ERROR("APs don't scan.\n");
2210 return 0;
2211 }
2212
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002213 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07002214 IWL_DEBUG_SCAN("Aborting scan due to not ready.\n");
2215 return -EIO;
2216 }
2217
2218 if (test_bit(STATUS_SCANNING, &priv->status)) {
2219 IWL_DEBUG_SCAN("Scan already in progress.\n");
2220 return -EAGAIN;
2221 }
2222
2223 if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
2224 IWL_DEBUG_SCAN("Scan request while abort pending. "
2225 "Queuing.\n");
2226 return -EAGAIN;
2227 }
2228
2229 IWL_DEBUG_INFO("Starting scan...\n");
2230 priv->scan_bands = 2;
2231 set_bit(STATUS_SCANNING, &priv->status);
2232 priv->scan_start = jiffies;
2233 priv->scan_pass_start = priv->scan_start;
2234
2235 queue_work(priv->workqueue, &priv->request_scan);
2236
2237 return 0;
2238}
2239
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002240static int iwl3945_set_rxon_hwcrypto(struct iwl3945_priv *priv, int hw_decrypt)
Zhu Yib481de92007-09-25 17:54:57 -07002241{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002242 struct iwl3945_rxon_cmd *rxon = &priv->staging_rxon;
Zhu Yib481de92007-09-25 17:54:57 -07002243
2244 if (hw_decrypt)
2245 rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
2246 else
2247 rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
2248
2249 return 0;
2250}
2251
Johannes Berg8318d782008-01-24 19:38:38 +01002252static void iwl3945_set_flags_for_phymode(struct iwl3945_priv *priv,
2253 enum ieee80211_band band)
Zhu Yib481de92007-09-25 17:54:57 -07002254{
Johannes Berg8318d782008-01-24 19:38:38 +01002255 if (band == IEEE80211_BAND_5GHZ) {
Zhu Yib481de92007-09-25 17:54:57 -07002256 priv->staging_rxon.flags &=
2257 ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
2258 | RXON_FLG_CCK_MSK);
2259 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
2260 } else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002261 /* Copied from iwl3945_bg_post_associate() */
Zhu Yib481de92007-09-25 17:54:57 -07002262 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
2263 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
2264 else
2265 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
2266
2267 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
2268 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
2269
2270 priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
2271 priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
2272 priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
2273 }
2274}
2275
2276/*
Ian Schram01ebd062007-10-25 17:15:22 +08002277 * initialize rxon structure with default values from eeprom
Zhu Yib481de92007-09-25 17:54:57 -07002278 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002279static void iwl3945_connection_init_rx_config(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002280{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002281 const struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07002282
2283 memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
2284
2285 switch (priv->iw_mode) {
2286 case IEEE80211_IF_TYPE_AP:
2287 priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
2288 break;
2289
2290 case IEEE80211_IF_TYPE_STA:
2291 priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
2292 priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
2293 break;
2294
2295 case IEEE80211_IF_TYPE_IBSS:
2296 priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
2297 priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
2298 priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
2299 RXON_FILTER_ACCEPT_GRP_MSK;
2300 break;
2301
2302 case IEEE80211_IF_TYPE_MNTR:
2303 priv->staging_rxon.dev_type = RXON_DEV_TYPE_SNIFFER;
2304 priv->staging_rxon.filter_flags = RXON_FILTER_PROMISC_MSK |
2305 RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_ACCEPT_GRP_MSK;
2306 break;
Tomas Winkler69dc5d92008-03-25 16:33:41 -07002307 default:
2308 IWL_ERROR("Unsupported interface type %d\n", priv->iw_mode);
2309 break;
Zhu Yib481de92007-09-25 17:54:57 -07002310 }
2311
2312#if 0
2313 /* TODO: Figure out when short_preamble would be set and cache from
2314 * that */
2315 if (!hw_to_local(priv->hw)->short_preamble)
2316 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
2317 else
2318 priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
2319#endif
2320
Johannes Berg8318d782008-01-24 19:38:38 +01002321 ch_info = iwl3945_get_channel_info(priv, priv->band,
Zhu Yib481de92007-09-25 17:54:57 -07002322 le16_to_cpu(priv->staging_rxon.channel));
2323
2324 if (!ch_info)
2325 ch_info = &priv->channel_info[0];
2326
2327 /*
2328 * in some case A channels are all non IBSS
2329 * in this case force B/G channel
2330 */
2331 if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
2332 !(is_channel_ibss(ch_info)))
2333 ch_info = &priv->channel_info[0];
2334
2335 priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
2336 if (is_channel_a_band(ch_info))
Johannes Berg8318d782008-01-24 19:38:38 +01002337 priv->band = IEEE80211_BAND_5GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07002338 else
Johannes Berg8318d782008-01-24 19:38:38 +01002339 priv->band = IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07002340
Johannes Berg8318d782008-01-24 19:38:38 +01002341 iwl3945_set_flags_for_phymode(priv, priv->band);
Zhu Yib481de92007-09-25 17:54:57 -07002342
2343 priv->staging_rxon.ofdm_basic_rates =
2344 (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
2345 priv->staging_rxon.cck_basic_rates =
2346 (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
2347}
2348
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002349static int iwl3945_set_mode(struct iwl3945_priv *priv, int mode)
Zhu Yib481de92007-09-25 17:54:57 -07002350{
Zhu Yib481de92007-09-25 17:54:57 -07002351 if (mode == IEEE80211_IF_TYPE_IBSS) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002352 const struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07002353
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002354 ch_info = iwl3945_get_channel_info(priv,
Johannes Berg8318d782008-01-24 19:38:38 +01002355 priv->band,
Zhu Yib481de92007-09-25 17:54:57 -07002356 le16_to_cpu(priv->staging_rxon.channel));
2357
2358 if (!ch_info || !is_channel_ibss(ch_info)) {
2359 IWL_ERROR("channel %d not IBSS channel\n",
2360 le16_to_cpu(priv->staging_rxon.channel));
2361 return -EINVAL;
2362 }
2363 }
2364
Zhu Yib481de92007-09-25 17:54:57 -07002365 priv->iw_mode = mode;
2366
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002367 iwl3945_connection_init_rx_config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002368 memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
2369
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002370 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002371
Mohamed Abbasfde35712007-11-29 11:10:15 +08002372 /* dont commit rxon if rf-kill is on*/
2373 if (!iwl3945_is_ready_rf(priv))
2374 return -EAGAIN;
2375
2376 cancel_delayed_work(&priv->scan_check);
2377 if (iwl3945_scan_cancel_timeout(priv, 100)) {
2378 IWL_WARNING("Aborted scan still in progress after 100ms\n");
2379 IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
2380 return -EAGAIN;
2381 }
2382
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002383 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002384
2385 return 0;
2386}
2387
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002388static void iwl3945_build_tx_cmd_hwcrypto(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07002389 struct ieee80211_tx_control *ctl,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002390 struct iwl3945_cmd *cmd,
Zhu Yib481de92007-09-25 17:54:57 -07002391 struct sk_buff *skb_frag,
2392 int last_frag)
2393{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002394 struct iwl3945_hw_key *keyinfo = &priv->stations[ctl->key_idx].keyinfo;
Zhu Yib481de92007-09-25 17:54:57 -07002395
2396 switch (keyinfo->alg) {
2397 case ALG_CCMP:
2398 cmd->cmd.tx.sec_ctl = TX_CMD_SEC_CCM;
2399 memcpy(cmd->cmd.tx.key, keyinfo->key, keyinfo->keylen);
2400 IWL_DEBUG_TX("tx_cmd with aes hwcrypto\n");
2401 break;
2402
2403 case ALG_TKIP:
2404#if 0
2405 cmd->cmd.tx.sec_ctl = TX_CMD_SEC_TKIP;
2406
2407 if (last_frag)
2408 memcpy(cmd->cmd.tx.tkip_mic.byte, skb_frag->tail - 8,
2409 8);
2410 else
2411 memset(cmd->cmd.tx.tkip_mic.byte, 0, 8);
2412#endif
2413 break;
2414
2415 case ALG_WEP:
2416 cmd->cmd.tx.sec_ctl = TX_CMD_SEC_WEP |
2417 (ctl->key_idx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT;
2418
2419 if (keyinfo->keylen == 13)
2420 cmd->cmd.tx.sec_ctl |= TX_CMD_SEC_KEY128;
2421
2422 memcpy(&cmd->cmd.tx.key[3], keyinfo->key, keyinfo->keylen);
2423
2424 IWL_DEBUG_TX("Configuring packet for WEP encryption "
2425 "with key %d\n", ctl->key_idx);
2426 break;
2427
Zhu Yib481de92007-09-25 17:54:57 -07002428 default:
2429 printk(KERN_ERR "Unknown encode alg %d\n", keyinfo->alg);
2430 break;
2431 }
2432}
2433
2434/*
2435 * handle build REPLY_TX command notification.
2436 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002437static void iwl3945_build_tx_cmd_basic(struct iwl3945_priv *priv,
2438 struct iwl3945_cmd *cmd,
Zhu Yib481de92007-09-25 17:54:57 -07002439 struct ieee80211_tx_control *ctrl,
2440 struct ieee80211_hdr *hdr,
2441 int is_unicast, u8 std_id)
2442{
2443 __le16 *qc;
2444 u16 fc = le16_to_cpu(hdr->frame_control);
2445 __le32 tx_flags = cmd->cmd.tx.tx_flags;
2446
2447 cmd->cmd.tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2448 if (!(ctrl->flags & IEEE80211_TXCTL_NO_ACK)) {
2449 tx_flags |= TX_CMD_FLG_ACK_MSK;
2450 if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT)
2451 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
2452 if (ieee80211_is_probe_response(fc) &&
2453 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
2454 tx_flags |= TX_CMD_FLG_TSF_MSK;
2455 } else {
2456 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
2457 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
2458 }
2459
2460 cmd->cmd.tx.sta_id = std_id;
2461 if (ieee80211_get_morefrag(hdr))
2462 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
2463
2464 qc = ieee80211_get_qos_ctrl(hdr);
2465 if (qc) {
2466 cmd->cmd.tx.tid_tspec = (u8) (le16_to_cpu(*qc) & 0xf);
2467 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
2468 } else
2469 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
2470
2471 if (ctrl->flags & IEEE80211_TXCTL_USE_RTS_CTS) {
2472 tx_flags |= TX_CMD_FLG_RTS_MSK;
2473 tx_flags &= ~TX_CMD_FLG_CTS_MSK;
2474 } else if (ctrl->flags & IEEE80211_TXCTL_USE_CTS_PROTECT) {
2475 tx_flags &= ~TX_CMD_FLG_RTS_MSK;
2476 tx_flags |= TX_CMD_FLG_CTS_MSK;
2477 }
2478
2479 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
2480 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
2481
2482 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
2483 if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT) {
2484 if ((fc & IEEE80211_FCTL_STYPE) == IEEE80211_STYPE_ASSOC_REQ ||
2485 (fc & IEEE80211_FCTL_STYPE) == IEEE80211_STYPE_REASSOC_REQ)
Ian Schrambc434dd2007-10-25 17:15:29 +08002486 cmd->cmd.tx.timeout.pm_frame_timeout = cpu_to_le16(3);
Zhu Yib481de92007-09-25 17:54:57 -07002487 else
Ian Schrambc434dd2007-10-25 17:15:29 +08002488 cmd->cmd.tx.timeout.pm_frame_timeout = cpu_to_le16(2);
Mohamed Abbasab53d8a2008-03-25 16:33:36 -07002489 } else {
Zhu Yib481de92007-09-25 17:54:57 -07002490 cmd->cmd.tx.timeout.pm_frame_timeout = 0;
Mohamed Abbasab53d8a2008-03-25 16:33:36 -07002491#ifdef CONFIG_IWL3945_LEDS
2492 priv->rxtxpackets += le16_to_cpu(cmd->cmd.tx.len);
2493#endif
2494 }
Zhu Yib481de92007-09-25 17:54:57 -07002495
2496 cmd->cmd.tx.driver_txop = 0;
2497 cmd->cmd.tx.tx_flags = tx_flags;
2498 cmd->cmd.tx.next_frame_len = 0;
2499}
2500
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002501/**
2502 * iwl3945_get_sta_id - Find station's index within station table
2503 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002504static int iwl3945_get_sta_id(struct iwl3945_priv *priv, struct ieee80211_hdr *hdr)
Zhu Yib481de92007-09-25 17:54:57 -07002505{
2506 int sta_id;
2507 u16 fc = le16_to_cpu(hdr->frame_control);
2508
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002509 /* If this frame is broadcast or management, use broadcast station id */
Zhu Yib481de92007-09-25 17:54:57 -07002510 if (((fc & IEEE80211_FCTL_FTYPE) != IEEE80211_FTYPE_DATA) ||
2511 is_multicast_ether_addr(hdr->addr1))
2512 return priv->hw_setting.bcast_sta_id;
2513
2514 switch (priv->iw_mode) {
2515
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002516 /* If we are a client station in a BSS network, use the special
2517 * AP station entry (that's the only station we communicate with) */
Zhu Yib481de92007-09-25 17:54:57 -07002518 case IEEE80211_IF_TYPE_STA:
2519 return IWL_AP_ID;
2520
2521 /* If we are an AP, then find the station, or use BCAST */
2522 case IEEE80211_IF_TYPE_AP:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002523 sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
Zhu Yib481de92007-09-25 17:54:57 -07002524 if (sta_id != IWL_INVALID_STATION)
2525 return sta_id;
2526 return priv->hw_setting.bcast_sta_id;
2527
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002528 /* If this frame is going out to an IBSS network, find the station,
2529 * or create a new station table entry */
Joe Perches0795af52007-10-03 17:59:30 -07002530 case IEEE80211_IF_TYPE_IBSS: {
2531 DECLARE_MAC_BUF(mac);
2532
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002533 /* Create new station table entry */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002534 sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
Zhu Yib481de92007-09-25 17:54:57 -07002535 if (sta_id != IWL_INVALID_STATION)
2536 return sta_id;
2537
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002538 sta_id = iwl3945_add_station(priv, hdr->addr1, 0, CMD_ASYNC);
Zhu Yib481de92007-09-25 17:54:57 -07002539
2540 if (sta_id != IWL_INVALID_STATION)
2541 return sta_id;
2542
Joe Perches0795af52007-10-03 17:59:30 -07002543 IWL_DEBUG_DROP("Station %s not in station map. "
Zhu Yib481de92007-09-25 17:54:57 -07002544 "Defaulting to broadcast...\n",
Joe Perches0795af52007-10-03 17:59:30 -07002545 print_mac(mac, hdr->addr1));
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002546 iwl3945_print_hex_dump(IWL_DL_DROP, (u8 *) hdr, sizeof(*hdr));
Zhu Yib481de92007-09-25 17:54:57 -07002547 return priv->hw_setting.bcast_sta_id;
Joe Perches0795af52007-10-03 17:59:30 -07002548 }
Zhu Yib481de92007-09-25 17:54:57 -07002549 default:
Ian Schram01ebd062007-10-25 17:15:22 +08002550 IWL_WARNING("Unknown mode of operation: %d", priv->iw_mode);
Zhu Yib481de92007-09-25 17:54:57 -07002551 return priv->hw_setting.bcast_sta_id;
2552 }
2553}
2554
2555/*
2556 * start REPLY_TX command process
2557 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002558static int iwl3945_tx_skb(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07002559 struct sk_buff *skb, struct ieee80211_tx_control *ctl)
2560{
2561 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002562 struct iwl3945_tfd_frame *tfd;
Zhu Yib481de92007-09-25 17:54:57 -07002563 u32 *control_flags;
2564 int txq_id = ctl->queue;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002565 struct iwl3945_tx_queue *txq = NULL;
2566 struct iwl3945_queue *q = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07002567 dma_addr_t phys_addr;
2568 dma_addr_t txcmd_phys;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002569 struct iwl3945_cmd *out_cmd = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07002570 u16 len, idx, len_org;
2571 u8 id, hdr_len, unicast;
2572 u8 sta_id;
2573 u16 seq_number = 0;
2574 u16 fc;
2575 __le16 *qc;
2576 u8 wait_write_ptr = 0;
2577 unsigned long flags;
2578 int rc;
2579
2580 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002581 if (iwl3945_is_rfkill(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07002582 IWL_DEBUG_DROP("Dropping - RF KILL\n");
2583 goto drop_unlock;
2584 }
2585
Johannes Berg32bfd352007-12-19 01:31:26 +01002586 if (!priv->vif) {
2587 IWL_DEBUG_DROP("Dropping - !priv->vif\n");
Zhu Yib481de92007-09-25 17:54:57 -07002588 goto drop_unlock;
2589 }
2590
Johannes Berg8318d782008-01-24 19:38:38 +01002591 if ((ctl->tx_rate->hw_value & 0xFF) == IWL_INVALID_RATE) {
Zhu Yib481de92007-09-25 17:54:57 -07002592 IWL_ERROR("ERROR: No TX rate available.\n");
2593 goto drop_unlock;
2594 }
2595
2596 unicast = !is_multicast_ether_addr(hdr->addr1);
2597 id = 0;
2598
2599 fc = le16_to_cpu(hdr->frame_control);
2600
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08002601#ifdef CONFIG_IWL3945_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -07002602 if (ieee80211_is_auth(fc))
2603 IWL_DEBUG_TX("Sending AUTH frame\n");
2604 else if (ieee80211_is_assoc_request(fc))
2605 IWL_DEBUG_TX("Sending ASSOC frame\n");
2606 else if (ieee80211_is_reassoc_request(fc))
2607 IWL_DEBUG_TX("Sending REASSOC frame\n");
2608#endif
2609
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08002610 /* drop all data frame if we are not associated */
Reinette Chatrea6477242008-02-14 10:40:28 -08002611 if ((!iwl3945_is_associated(priv) ||
2612 ((priv->iw_mode == IEEE80211_IF_TYPE_STA) && !priv->assoc_id)) &&
Zhu Yib481de92007-09-25 17:54:57 -07002613 ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_DATA)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002614 IWL_DEBUG_DROP("Dropping - !iwl3945_is_associated\n");
Zhu Yib481de92007-09-25 17:54:57 -07002615 goto drop_unlock;
2616 }
2617
2618 spin_unlock_irqrestore(&priv->lock, flags);
2619
2620 hdr_len = ieee80211_get_hdrlen(fc);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002621
2622 /* Find (or create) index into station table for destination station */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002623 sta_id = iwl3945_get_sta_id(priv, hdr);
Zhu Yib481de92007-09-25 17:54:57 -07002624 if (sta_id == IWL_INVALID_STATION) {
Joe Perches0795af52007-10-03 17:59:30 -07002625 DECLARE_MAC_BUF(mac);
2626
2627 IWL_DEBUG_DROP("Dropping - INVALID STATION: %s\n",
2628 print_mac(mac, hdr->addr1));
Zhu Yib481de92007-09-25 17:54:57 -07002629 goto drop;
2630 }
2631
2632 IWL_DEBUG_RATE("station Id %d\n", sta_id);
2633
2634 qc = ieee80211_get_qos_ctrl(hdr);
2635 if (qc) {
2636 u8 tid = (u8)(le16_to_cpu(*qc) & 0xf);
2637 seq_number = priv->stations[sta_id].tid[tid].seq_number &
2638 IEEE80211_SCTL_SEQ;
2639 hdr->seq_ctrl = cpu_to_le16(seq_number) |
2640 (hdr->seq_ctrl &
2641 __constant_cpu_to_le16(IEEE80211_SCTL_FRAG));
2642 seq_number += 0x10;
2643 }
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002644
2645 /* Descriptor for chosen Tx queue */
Zhu Yib481de92007-09-25 17:54:57 -07002646 txq = &priv->txq[txq_id];
2647 q = &txq->q;
2648
2649 spin_lock_irqsave(&priv->lock, flags);
2650
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002651 /* Set up first empty TFD within this queue's circular TFD buffer */
Tomas Winklerfc4b6852007-10-25 17:15:24 +08002652 tfd = &txq->bd[q->write_ptr];
Zhu Yib481de92007-09-25 17:54:57 -07002653 memset(tfd, 0, sizeof(*tfd));
2654 control_flags = (u32 *) tfd;
Tomas Winklerfc4b6852007-10-25 17:15:24 +08002655 idx = get_cmd_index(q, q->write_ptr, 0);
Zhu Yib481de92007-09-25 17:54:57 -07002656
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002657 /* Set up driver data for this TFD */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002658 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl3945_tx_info));
Tomas Winklerfc4b6852007-10-25 17:15:24 +08002659 txq->txb[q->write_ptr].skb[0] = skb;
2660 memcpy(&(txq->txb[q->write_ptr].status.control),
Zhu Yib481de92007-09-25 17:54:57 -07002661 ctl, sizeof(struct ieee80211_tx_control));
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002662
2663 /* Init first empty entry in queue's array of Tx/cmd buffers */
Zhu Yib481de92007-09-25 17:54:57 -07002664 out_cmd = &txq->cmd[idx];
2665 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
2666 memset(&out_cmd->cmd.tx, 0, sizeof(out_cmd->cmd.tx));
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002667
2668 /*
2669 * Set up the Tx-command (not MAC!) header.
2670 * Store the chosen Tx queue and TFD index within the sequence field;
2671 * after Tx, uCode's Tx response will return this value so driver can
2672 * locate the frame within the tx queue and do post-tx processing.
2673 */
Zhu Yib481de92007-09-25 17:54:57 -07002674 out_cmd->hdr.cmd = REPLY_TX;
2675 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
Tomas Winklerfc4b6852007-10-25 17:15:24 +08002676 INDEX_TO_SEQ(q->write_ptr)));
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002677
2678 /* Copy MAC header from skb into command buffer */
Zhu Yib481de92007-09-25 17:54:57 -07002679 memcpy(out_cmd->cmd.tx.hdr, hdr, hdr_len);
2680
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002681 /*
2682 * Use the first empty entry in this queue's command buffer array
2683 * to contain the Tx command and MAC header concatenated together
2684 * (payload data will be in another buffer).
2685 * Size of this varies, due to varying MAC header length.
2686 * If end is not dword aligned, we'll have 2 extra bytes at the end
2687 * of the MAC header (device reads on dword boundaries).
2688 * We'll tell device about this padding later.
2689 */
Zhu Yib481de92007-09-25 17:54:57 -07002690 len = priv->hw_setting.tx_cmd_len +
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002691 sizeof(struct iwl3945_cmd_header) + hdr_len;
Zhu Yib481de92007-09-25 17:54:57 -07002692
2693 len_org = len;
2694 len = (len + 3) & ~3;
2695
2696 if (len_org != len)
2697 len_org = 1;
2698 else
2699 len_org = 0;
2700
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002701 /* Physical address of this Tx command's header (not MAC header!),
2702 * within command buffer array. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002703 txcmd_phys = txq->dma_addr_cmd + sizeof(struct iwl3945_cmd) * idx +
2704 offsetof(struct iwl3945_cmd, hdr);
Zhu Yib481de92007-09-25 17:54:57 -07002705
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002706 /* Add buffer containing Tx command and MAC(!) header to TFD's
2707 * first entry */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002708 iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, txcmd_phys, len);
Zhu Yib481de92007-09-25 17:54:57 -07002709
2710 if (!(ctl->flags & IEEE80211_TXCTL_DO_NOT_ENCRYPT))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002711 iwl3945_build_tx_cmd_hwcrypto(priv, ctl, out_cmd, skb, 0);
Zhu Yib481de92007-09-25 17:54:57 -07002712
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002713 /* Set up TFD's 2nd entry to point directly to remainder of skb,
2714 * if any (802.11 null frames have no payload). */
Zhu Yib481de92007-09-25 17:54:57 -07002715 len = skb->len - hdr_len;
2716 if (len) {
2717 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
2718 len, PCI_DMA_TODEVICE);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002719 iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, len);
Zhu Yib481de92007-09-25 17:54:57 -07002720 }
2721
Zhu Yib481de92007-09-25 17:54:57 -07002722 if (!len)
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002723 /* If there is no payload, then we use only one Tx buffer */
Zhu Yib481de92007-09-25 17:54:57 -07002724 *control_flags = TFD_CTL_COUNT_SET(1);
2725 else
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002726 /* Else use 2 buffers.
2727 * Tell 3945 about any padding after MAC header */
Zhu Yib481de92007-09-25 17:54:57 -07002728 *control_flags = TFD_CTL_COUNT_SET(2) |
2729 TFD_CTL_PAD_SET(U32_PAD(len));
2730
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002731 /* Total # bytes to be transmitted */
Zhu Yib481de92007-09-25 17:54:57 -07002732 len = (u16)skb->len;
2733 out_cmd->cmd.tx.len = cpu_to_le16(len);
2734
2735 /* TODO need this for burst mode later on */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002736 iwl3945_build_tx_cmd_basic(priv, out_cmd, ctl, hdr, unicast, sta_id);
Zhu Yib481de92007-09-25 17:54:57 -07002737
2738 /* set is_hcca to 0; it probably will never be implemented */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002739 iwl3945_hw_build_tx_cmd_rate(priv, out_cmd, ctl, hdr, sta_id, 0);
Zhu Yib481de92007-09-25 17:54:57 -07002740
2741 out_cmd->cmd.tx.tx_flags &= ~TX_CMD_FLG_ANT_A_MSK;
2742 out_cmd->cmd.tx.tx_flags &= ~TX_CMD_FLG_ANT_B_MSK;
2743
2744 if (!ieee80211_get_morefrag(hdr)) {
2745 txq->need_update = 1;
2746 if (qc) {
2747 u8 tid = (u8)(le16_to_cpu(*qc) & 0xf);
2748 priv->stations[sta_id].tid[tid].seq_number = seq_number;
2749 }
2750 } else {
2751 wait_write_ptr = 1;
2752 txq->need_update = 0;
2753 }
2754
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002755 iwl3945_print_hex_dump(IWL_DL_TX, out_cmd->cmd.payload,
Zhu Yib481de92007-09-25 17:54:57 -07002756 sizeof(out_cmd->cmd.tx));
2757
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002758 iwl3945_print_hex_dump(IWL_DL_TX, (u8 *)out_cmd->cmd.tx.hdr,
Zhu Yib481de92007-09-25 17:54:57 -07002759 ieee80211_get_hdrlen(fc));
2760
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002761 /* Tell device the write index *just past* this latest filled TFD */
Tomas Winklerc54b6792008-03-06 17:36:53 -08002762 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002763 rc = iwl3945_tx_queue_update_write_ptr(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -07002764 spin_unlock_irqrestore(&priv->lock, flags);
2765
2766 if (rc)
2767 return rc;
2768
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002769 if ((iwl3945_queue_space(q) < q->high_mark)
Zhu Yib481de92007-09-25 17:54:57 -07002770 && priv->mac80211_registered) {
2771 if (wait_write_ptr) {
2772 spin_lock_irqsave(&priv->lock, flags);
2773 txq->need_update = 1;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002774 iwl3945_tx_queue_update_write_ptr(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -07002775 spin_unlock_irqrestore(&priv->lock, flags);
2776 }
2777
2778 ieee80211_stop_queue(priv->hw, ctl->queue);
2779 }
2780
2781 return 0;
2782
2783drop_unlock:
2784 spin_unlock_irqrestore(&priv->lock, flags);
2785drop:
2786 return -1;
2787}
2788
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002789static void iwl3945_set_rate(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002790{
Johannes Berg8318d782008-01-24 19:38:38 +01002791 const struct ieee80211_supported_band *sband = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07002792 struct ieee80211_rate *rate;
2793 int i;
2794
Johannes Berg8318d782008-01-24 19:38:38 +01002795 sband = iwl3945_get_band(priv, priv->band);
2796 if (!sband) {
Saleem Abdulrasoolc4ba9622007-11-18 23:59:08 -08002797 IWL_ERROR("Failed to set rate: unable to get hw mode\n");
2798 return;
2799 }
Zhu Yib481de92007-09-25 17:54:57 -07002800
2801 priv->active_rate = 0;
2802 priv->active_rate_basic = 0;
2803
Johannes Berg8318d782008-01-24 19:38:38 +01002804 IWL_DEBUG_RATE("Setting rates for %s GHz\n",
2805 sband->band == IEEE80211_BAND_2GHZ ? "2.4" : "5");
Zhu Yib481de92007-09-25 17:54:57 -07002806
Johannes Berg8318d782008-01-24 19:38:38 +01002807 for (i = 0; i < sband->n_bitrates; i++) {
2808 rate = &sband->bitrates[i];
2809 if ((rate->hw_value < IWL_RATE_COUNT) &&
2810 !(rate->flags & IEEE80211_CHAN_DISABLED)) {
2811 IWL_DEBUG_RATE("Adding rate index %d (plcp %d)\n",
2812 rate->hw_value, iwl3945_rates[rate->hw_value].plcp);
2813 priv->active_rate |= (1 << rate->hw_value);
2814 }
Zhu Yib481de92007-09-25 17:54:57 -07002815 }
2816
2817 IWL_DEBUG_RATE("Set active_rate = %0x, active_rate_basic = %0x\n",
2818 priv->active_rate, priv->active_rate_basic);
2819
2820 /*
2821 * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
2822 * otherwise set it to the default of all CCK rates and 6, 12, 24 for
2823 * OFDM
2824 */
2825 if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
2826 priv->staging_rxon.cck_basic_rates =
2827 ((priv->active_rate_basic &
2828 IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
2829 else
2830 priv->staging_rxon.cck_basic_rates =
2831 (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
2832
2833 if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
2834 priv->staging_rxon.ofdm_basic_rates =
2835 ((priv->active_rate_basic &
2836 (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
2837 IWL_FIRST_OFDM_RATE) & 0xFF;
2838 else
2839 priv->staging_rxon.ofdm_basic_rates =
2840 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
2841}
2842
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002843static void iwl3945_radio_kill_sw(struct iwl3945_priv *priv, int disable_radio)
Zhu Yib481de92007-09-25 17:54:57 -07002844{
2845 unsigned long flags;
2846
2847 if (!!disable_radio == test_bit(STATUS_RF_KILL_SW, &priv->status))
2848 return;
2849
2850 IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO %s\n",
2851 disable_radio ? "OFF" : "ON");
2852
2853 if (disable_radio) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002854 iwl3945_scan_cancel(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002855 /* FIXME: This is a workaround for AP */
2856 if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
2857 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002858 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_SET,
Zhu Yib481de92007-09-25 17:54:57 -07002859 CSR_UCODE_SW_BIT_RFKILL);
2860 spin_unlock_irqrestore(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002861 iwl3945_send_card_state(priv, CARD_STATE_CMD_DISABLE, 0);
Zhu Yib481de92007-09-25 17:54:57 -07002862 set_bit(STATUS_RF_KILL_SW, &priv->status);
2863 }
2864 return;
2865 }
2866
2867 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002868 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Zhu Yib481de92007-09-25 17:54:57 -07002869
2870 clear_bit(STATUS_RF_KILL_SW, &priv->status);
2871 spin_unlock_irqrestore(&priv->lock, flags);
2872
2873 /* wake up ucode */
2874 msleep(10);
2875
2876 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002877 iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
2878 if (!iwl3945_grab_nic_access(priv))
2879 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002880 spin_unlock_irqrestore(&priv->lock, flags);
2881
2882 if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
2883 IWL_DEBUG_RF_KILL("Can not turn radio back on - "
2884 "disabled by HW switch\n");
2885 return;
2886 }
2887
2888 queue_work(priv->workqueue, &priv->restart);
2889 return;
2890}
2891
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002892void iwl3945_set_decrypted_flag(struct iwl3945_priv *priv, struct sk_buff *skb,
Zhu Yib481de92007-09-25 17:54:57 -07002893 u32 decrypt_res, struct ieee80211_rx_status *stats)
2894{
2895 u16 fc =
2896 le16_to_cpu(((struct ieee80211_hdr *)skb->data)->frame_control);
2897
2898 if (priv->active_rxon.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
2899 return;
2900
2901 if (!(fc & IEEE80211_FCTL_PROTECTED))
2902 return;
2903
2904 IWL_DEBUG_RX("decrypt_res:0x%x\n", decrypt_res);
2905 switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
2906 case RX_RES_STATUS_SEC_TYPE_TKIP:
2907 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
2908 RX_RES_STATUS_BAD_ICV_MIC)
2909 stats->flag |= RX_FLAG_MMIC_ERROR;
2910 case RX_RES_STATUS_SEC_TYPE_WEP:
2911 case RX_RES_STATUS_SEC_TYPE_CCMP:
2912 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
2913 RX_RES_STATUS_DECRYPT_OK) {
2914 IWL_DEBUG_RX("hw decrypt successfully!!!\n");
2915 stats->flag |= RX_FLAG_DECRYPTED;
2916 }
2917 break;
2918
2919 default:
2920 break;
2921 }
2922}
2923
Zhu Yib481de92007-09-25 17:54:57 -07002924#define IWL_PACKET_RETRY_TIME HZ
2925
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002926int iwl3945_is_duplicate_packet(struct iwl3945_priv *priv, struct ieee80211_hdr *header)
Zhu Yib481de92007-09-25 17:54:57 -07002927{
2928 u16 sc = le16_to_cpu(header->seq_ctrl);
2929 u16 seq = (sc & IEEE80211_SCTL_SEQ) >> 4;
2930 u16 frag = sc & IEEE80211_SCTL_FRAG;
2931 u16 *last_seq, *last_frag;
2932 unsigned long *last_time;
2933
2934 switch (priv->iw_mode) {
2935 case IEEE80211_IF_TYPE_IBSS:{
2936 struct list_head *p;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002937 struct iwl3945_ibss_seq *entry = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07002938 u8 *mac = header->addr2;
2939 int index = mac[5] & (IWL_IBSS_MAC_HASH_SIZE - 1);
2940
2941 __list_for_each(p, &priv->ibss_mac_hash[index]) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002942 entry = list_entry(p, struct iwl3945_ibss_seq, list);
Zhu Yib481de92007-09-25 17:54:57 -07002943 if (!compare_ether_addr(entry->mac, mac))
2944 break;
2945 }
2946 if (p == &priv->ibss_mac_hash[index]) {
2947 entry = kzalloc(sizeof(*entry), GFP_ATOMIC);
2948 if (!entry) {
Ian Schrambc434dd2007-10-25 17:15:29 +08002949 IWL_ERROR("Cannot malloc new mac entry\n");
Zhu Yib481de92007-09-25 17:54:57 -07002950 return 0;
2951 }
2952 memcpy(entry->mac, mac, ETH_ALEN);
2953 entry->seq_num = seq;
2954 entry->frag_num = frag;
2955 entry->packet_time = jiffies;
Ian Schrambc434dd2007-10-25 17:15:29 +08002956 list_add(&entry->list, &priv->ibss_mac_hash[index]);
Zhu Yib481de92007-09-25 17:54:57 -07002957 return 0;
2958 }
2959 last_seq = &entry->seq_num;
2960 last_frag = &entry->frag_num;
2961 last_time = &entry->packet_time;
2962 break;
2963 }
2964 case IEEE80211_IF_TYPE_STA:
2965 last_seq = &priv->last_seq_num;
2966 last_frag = &priv->last_frag_num;
2967 last_time = &priv->last_packet_time;
2968 break;
2969 default:
2970 return 0;
2971 }
2972 if ((*last_seq == seq) &&
2973 time_after(*last_time + IWL_PACKET_RETRY_TIME, jiffies)) {
2974 if (*last_frag == frag)
2975 goto drop;
2976 if (*last_frag + 1 != frag)
2977 /* out-of-order fragment */
2978 goto drop;
2979 } else
2980 *last_seq = seq;
2981
2982 *last_frag = frag;
2983 *last_time = jiffies;
2984 return 0;
2985
2986 drop:
2987 return 1;
2988}
2989
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08002990#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Zhu Yib481de92007-09-25 17:54:57 -07002991
2992#include "iwl-spectrum.h"
2993
2994#define BEACON_TIME_MASK_LOW 0x00FFFFFF
2995#define BEACON_TIME_MASK_HIGH 0xFF000000
2996#define TIME_UNIT 1024
2997
2998/*
2999 * extended beacon time format
3000 * time in usec will be changed into a 32-bit value in 8:24 format
3001 * the high 1 byte is the beacon counts
3002 * the lower 3 bytes is the time in usec within one beacon interval
3003 */
3004
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003005static u32 iwl3945_usecs_to_beacons(u32 usec, u32 beacon_interval)
Zhu Yib481de92007-09-25 17:54:57 -07003006{
3007 u32 quot;
3008 u32 rem;
3009 u32 interval = beacon_interval * 1024;
3010
3011 if (!interval || !usec)
3012 return 0;
3013
3014 quot = (usec / interval) & (BEACON_TIME_MASK_HIGH >> 24);
3015 rem = (usec % interval) & BEACON_TIME_MASK_LOW;
3016
3017 return (quot << 24) + rem;
3018}
3019
3020/* base is usually what we get from ucode with each received frame,
3021 * the same as HW timer counter counting down
3022 */
3023
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003024static __le32 iwl3945_add_beacon_time(u32 base, u32 addon, u32 beacon_interval)
Zhu Yib481de92007-09-25 17:54:57 -07003025{
3026 u32 base_low = base & BEACON_TIME_MASK_LOW;
3027 u32 addon_low = addon & BEACON_TIME_MASK_LOW;
3028 u32 interval = beacon_interval * TIME_UNIT;
3029 u32 res = (base & BEACON_TIME_MASK_HIGH) +
3030 (addon & BEACON_TIME_MASK_HIGH);
3031
3032 if (base_low > addon_low)
3033 res += base_low - addon_low;
3034 else if (base_low < addon_low) {
3035 res += interval + base_low - addon_low;
3036 res += (1 << 24);
3037 } else
3038 res += (1 << 24);
3039
3040 return cpu_to_le32(res);
3041}
3042
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003043static int iwl3945_get_measurement(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07003044 struct ieee80211_measurement_params *params,
3045 u8 type)
3046{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003047 struct iwl3945_spectrum_cmd spectrum;
3048 struct iwl3945_rx_packet *res;
3049 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07003050 .id = REPLY_SPECTRUM_MEASUREMENT_CMD,
3051 .data = (void *)&spectrum,
3052 .meta.flags = CMD_WANT_SKB,
3053 };
3054 u32 add_time = le64_to_cpu(params->start_time);
3055 int rc;
3056 int spectrum_resp_status;
3057 int duration = le16_to_cpu(params->duration);
3058
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003059 if (iwl3945_is_associated(priv))
Zhu Yib481de92007-09-25 17:54:57 -07003060 add_time =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003061 iwl3945_usecs_to_beacons(
Zhu Yib481de92007-09-25 17:54:57 -07003062 le64_to_cpu(params->start_time) - priv->last_tsf,
3063 le16_to_cpu(priv->rxon_timing.beacon_interval));
3064
3065 memset(&spectrum, 0, sizeof(spectrum));
3066
3067 spectrum.channel_count = cpu_to_le16(1);
3068 spectrum.flags =
3069 RXON_FLG_TSF2HOST_MSK | RXON_FLG_ANT_A_MSK | RXON_FLG_DIS_DIV_MSK;
3070 spectrum.filter_flags = MEASUREMENT_FILTER_FLAG;
3071 cmd.len = sizeof(spectrum);
3072 spectrum.len = cpu_to_le16(cmd.len - sizeof(spectrum.len));
3073
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003074 if (iwl3945_is_associated(priv))
Zhu Yib481de92007-09-25 17:54:57 -07003075 spectrum.start_time =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003076 iwl3945_add_beacon_time(priv->last_beacon_time,
Zhu Yib481de92007-09-25 17:54:57 -07003077 add_time,
3078 le16_to_cpu(priv->rxon_timing.beacon_interval));
3079 else
3080 spectrum.start_time = 0;
3081
3082 spectrum.channels[0].duration = cpu_to_le32(duration * TIME_UNIT);
3083 spectrum.channels[0].channel = params->channel;
3084 spectrum.channels[0].type = type;
3085 if (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK)
3086 spectrum.flags |= RXON_FLG_BAND_24G_MSK |
3087 RXON_FLG_AUTO_DETECT_MSK | RXON_FLG_TGG_PROTECT_MSK;
3088
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003089 rc = iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07003090 if (rc)
3091 return rc;
3092
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003093 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003094 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
3095 IWL_ERROR("Bad return from REPLY_RX_ON_ASSOC command\n");
3096 rc = -EIO;
3097 }
3098
3099 spectrum_resp_status = le16_to_cpu(res->u.spectrum.status);
3100 switch (spectrum_resp_status) {
3101 case 0: /* Command will be handled */
3102 if (res->u.spectrum.id != 0xff) {
Ian Schrambc434dd2007-10-25 17:15:29 +08003103 IWL_DEBUG_INFO("Replaced existing measurement: %d\n",
3104 res->u.spectrum.id);
Zhu Yib481de92007-09-25 17:54:57 -07003105 priv->measurement_status &= ~MEASUREMENT_READY;
3106 }
3107 priv->measurement_status |= MEASUREMENT_ACTIVE;
3108 rc = 0;
3109 break;
3110
3111 case 1: /* Command will not be handled */
3112 rc = -EAGAIN;
3113 break;
3114 }
3115
3116 dev_kfree_skb_any(cmd.meta.u.skb);
3117
3118 return rc;
3119}
3120#endif
3121
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003122static void iwl3945_rx_reply_alive(struct iwl3945_priv *priv,
3123 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003124{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003125 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3126 struct iwl3945_alive_resp *palive;
Zhu Yib481de92007-09-25 17:54:57 -07003127 struct delayed_work *pwork;
3128
3129 palive = &pkt->u.alive_frame;
3130
3131 IWL_DEBUG_INFO("Alive ucode status 0x%08X revision "
3132 "0x%01X 0x%01X\n",
3133 palive->is_valid, palive->ver_type,
3134 palive->ver_subtype);
3135
3136 if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
3137 IWL_DEBUG_INFO("Initialization Alive received.\n");
3138 memcpy(&priv->card_alive_init,
3139 &pkt->u.alive_frame,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003140 sizeof(struct iwl3945_init_alive_resp));
Zhu Yib481de92007-09-25 17:54:57 -07003141 pwork = &priv->init_alive_start;
3142 } else {
3143 IWL_DEBUG_INFO("Runtime Alive received.\n");
3144 memcpy(&priv->card_alive, &pkt->u.alive_frame,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003145 sizeof(struct iwl3945_alive_resp));
Zhu Yib481de92007-09-25 17:54:57 -07003146 pwork = &priv->alive_start;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003147 iwl3945_disable_events(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003148 }
3149
3150 /* We delay the ALIVE response by 5ms to
3151 * give the HW RF Kill time to activate... */
3152 if (palive->is_valid == UCODE_VALID_OK)
3153 queue_delayed_work(priv->workqueue, pwork,
3154 msecs_to_jiffies(5));
3155 else
3156 IWL_WARNING("uCode did not respond OK.\n");
3157}
3158
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003159static void iwl3945_rx_reply_add_sta(struct iwl3945_priv *priv,
3160 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003161{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003162 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003163
3164 IWL_DEBUG_RX("Received REPLY_ADD_STA: 0x%02X\n", pkt->u.status);
3165 return;
3166}
3167
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003168static void iwl3945_rx_reply_error(struct iwl3945_priv *priv,
3169 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003170{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003171 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003172
3173 IWL_ERROR("Error Reply type 0x%08X cmd %s (0x%02X) "
3174 "seq 0x%04X ser 0x%08X\n",
3175 le32_to_cpu(pkt->u.err_resp.error_type),
3176 get_cmd_string(pkt->u.err_resp.cmd_id),
3177 pkt->u.err_resp.cmd_id,
3178 le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
3179 le32_to_cpu(pkt->u.err_resp.error_info));
3180}
3181
3182#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
3183
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003184static void iwl3945_rx_csa(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003185{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003186 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3187 struct iwl3945_rxon_cmd *rxon = (void *)&priv->active_rxon;
3188 struct iwl3945_csa_notification *csa = &(pkt->u.csa_notif);
Zhu Yib481de92007-09-25 17:54:57 -07003189 IWL_DEBUG_11H("CSA notif: channel %d, status %d\n",
3190 le16_to_cpu(csa->channel), le32_to_cpu(csa->status));
3191 rxon->channel = csa->channel;
3192 priv->staging_rxon.channel = csa->channel;
3193}
3194
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003195static void iwl3945_rx_spectrum_measure_notif(struct iwl3945_priv *priv,
3196 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003197{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08003198#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003199 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3200 struct iwl3945_spectrum_notification *report = &(pkt->u.spectrum_notif);
Zhu Yib481de92007-09-25 17:54:57 -07003201
3202 if (!report->state) {
3203 IWL_DEBUG(IWL_DL_11H | IWL_DL_INFO,
3204 "Spectrum Measure Notification: Start\n");
3205 return;
3206 }
3207
3208 memcpy(&priv->measure_report, report, sizeof(*report));
3209 priv->measurement_status |= MEASUREMENT_READY;
3210#endif
3211}
3212
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003213static void iwl3945_rx_pm_sleep_notif(struct iwl3945_priv *priv,
3214 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003215{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08003216#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003217 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3218 struct iwl3945_sleep_notification *sleep = &(pkt->u.sleep_notif);
Zhu Yib481de92007-09-25 17:54:57 -07003219 IWL_DEBUG_RX("sleep mode: %d, src: %d\n",
3220 sleep->pm_sleep_mode, sleep->pm_wakeup_src);
3221#endif
3222}
3223
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003224static void iwl3945_rx_pm_debug_statistics_notif(struct iwl3945_priv *priv,
3225 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003226{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003227 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003228 IWL_DEBUG_RADIO("Dumping %d bytes of unhandled "
3229 "notification for %s:\n",
3230 le32_to_cpu(pkt->len), get_cmd_string(pkt->hdr.cmd));
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003231 iwl3945_print_hex_dump(IWL_DL_RADIO, pkt->u.raw, le32_to_cpu(pkt->len));
Zhu Yib481de92007-09-25 17:54:57 -07003232}
3233
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003234static void iwl3945_bg_beacon_update(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07003235{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003236 struct iwl3945_priv *priv =
3237 container_of(work, struct iwl3945_priv, beacon_update);
Zhu Yib481de92007-09-25 17:54:57 -07003238 struct sk_buff *beacon;
3239
3240 /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
Johannes Berg32bfd352007-12-19 01:31:26 +01003241 beacon = ieee80211_beacon_get(priv->hw, priv->vif, NULL);
Zhu Yib481de92007-09-25 17:54:57 -07003242
3243 if (!beacon) {
3244 IWL_ERROR("update beacon failed\n");
3245 return;
3246 }
3247
3248 mutex_lock(&priv->mutex);
3249 /* new beacon skb is allocated every time; dispose previous.*/
3250 if (priv->ibss_beacon)
3251 dev_kfree_skb(priv->ibss_beacon);
3252
3253 priv->ibss_beacon = beacon;
3254 mutex_unlock(&priv->mutex);
3255
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003256 iwl3945_send_beacon_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003257}
3258
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003259static void iwl3945_rx_beacon_notif(struct iwl3945_priv *priv,
3260 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003261{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08003262#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003263 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3264 struct iwl3945_beacon_notif *beacon = &(pkt->u.beacon_status);
Zhu Yib481de92007-09-25 17:54:57 -07003265 u8 rate = beacon->beacon_notify_hdr.rate;
3266
3267 IWL_DEBUG_RX("beacon status %x retries %d iss %d "
3268 "tsf %d %d rate %d\n",
3269 le32_to_cpu(beacon->beacon_notify_hdr.status) & TX_STATUS_MSK,
3270 beacon->beacon_notify_hdr.failure_frame,
3271 le32_to_cpu(beacon->ibss_mgr_status),
3272 le32_to_cpu(beacon->high_tsf),
3273 le32_to_cpu(beacon->low_tsf), rate);
3274#endif
3275
3276 if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
3277 (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
3278 queue_work(priv->workqueue, &priv->beacon_update);
3279}
3280
3281/* Service response to REPLY_SCAN_CMD (0x80) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003282static void iwl3945_rx_reply_scan(struct iwl3945_priv *priv,
3283 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003284{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08003285#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003286 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3287 struct iwl3945_scanreq_notification *notif =
3288 (struct iwl3945_scanreq_notification *)pkt->u.raw;
Zhu Yib481de92007-09-25 17:54:57 -07003289
3290 IWL_DEBUG_RX("Scan request status = 0x%x\n", notif->status);
3291#endif
3292}
3293
3294/* Service SCAN_START_NOTIFICATION (0x82) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003295static void iwl3945_rx_scan_start_notif(struct iwl3945_priv *priv,
3296 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003297{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003298 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3299 struct iwl3945_scanstart_notification *notif =
3300 (struct iwl3945_scanstart_notification *)pkt->u.raw;
Zhu Yib481de92007-09-25 17:54:57 -07003301 priv->scan_start_tsf = le32_to_cpu(notif->tsf_low);
3302 IWL_DEBUG_SCAN("Scan start: "
3303 "%d [802.11%s] "
3304 "(TSF: 0x%08X:%08X) - %d (beacon timer %u)\n",
3305 notif->channel,
3306 notif->band ? "bg" : "a",
3307 notif->tsf_high,
3308 notif->tsf_low, notif->status, notif->beacon_timer);
3309}
3310
3311/* Service SCAN_RESULTS_NOTIFICATION (0x83) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003312static void iwl3945_rx_scan_results_notif(struct iwl3945_priv *priv,
3313 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003314{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003315 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3316 struct iwl3945_scanresults_notification *notif =
3317 (struct iwl3945_scanresults_notification *)pkt->u.raw;
Zhu Yib481de92007-09-25 17:54:57 -07003318
3319 IWL_DEBUG_SCAN("Scan ch.res: "
3320 "%d [802.11%s] "
3321 "(TSF: 0x%08X:%08X) - %d "
3322 "elapsed=%lu usec (%dms since last)\n",
3323 notif->channel,
3324 notif->band ? "bg" : "a",
3325 le32_to_cpu(notif->tsf_high),
3326 le32_to_cpu(notif->tsf_low),
3327 le32_to_cpu(notif->statistics[0]),
3328 le32_to_cpu(notif->tsf_low) - priv->scan_start_tsf,
3329 jiffies_to_msecs(elapsed_jiffies
3330 (priv->last_scan_jiffies, jiffies)));
3331
3332 priv->last_scan_jiffies = jiffies;
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08003333 priv->next_scan_jiffies = 0;
Zhu Yib481de92007-09-25 17:54:57 -07003334}
3335
3336/* Service SCAN_COMPLETE_NOTIFICATION (0x84) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003337static void iwl3945_rx_scan_complete_notif(struct iwl3945_priv *priv,
3338 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003339{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003340 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3341 struct iwl3945_scancomplete_notification *scan_notif = (void *)pkt->u.raw;
Zhu Yib481de92007-09-25 17:54:57 -07003342
3343 IWL_DEBUG_SCAN("Scan complete: %d channels (TSF 0x%08X:%08X) - %d\n",
3344 scan_notif->scanned_channels,
3345 scan_notif->tsf_low,
3346 scan_notif->tsf_high, scan_notif->status);
3347
3348 /* The HW is no longer scanning */
3349 clear_bit(STATUS_SCAN_HW, &priv->status);
3350
3351 /* The scan completion notification came in, so kill that timer... */
3352 cancel_delayed_work(&priv->scan_check);
3353
3354 IWL_DEBUG_INFO("Scan pass on %sGHz took %dms\n",
3355 (priv->scan_bands == 2) ? "2.4" : "5.2",
3356 jiffies_to_msecs(elapsed_jiffies
3357 (priv->scan_pass_start, jiffies)));
3358
3359 /* Remove this scanned band from the list
3360 * of pending bands to scan */
3361 priv->scan_bands--;
3362
3363 /* If a request to abort was given, or the scan did not succeed
3364 * then we reset the scan state machine and terminate,
3365 * re-queuing another scan if one has been requested */
3366 if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
3367 IWL_DEBUG_INFO("Aborted scan completed.\n");
3368 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
3369 } else {
3370 /* If there are more bands on this scan pass reschedule */
3371 if (priv->scan_bands > 0)
3372 goto reschedule;
3373 }
3374
3375 priv->last_scan_jiffies = jiffies;
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08003376 priv->next_scan_jiffies = 0;
Zhu Yib481de92007-09-25 17:54:57 -07003377 IWL_DEBUG_INFO("Setting scan to off\n");
3378
3379 clear_bit(STATUS_SCANNING, &priv->status);
3380
3381 IWL_DEBUG_INFO("Scan took %dms\n",
3382 jiffies_to_msecs(elapsed_jiffies(priv->scan_start, jiffies)));
3383
3384 queue_work(priv->workqueue, &priv->scan_completed);
3385
3386 return;
3387
3388reschedule:
3389 priv->scan_pass_start = jiffies;
3390 queue_work(priv->workqueue, &priv->request_scan);
3391}
3392
3393/* Handle notification from uCode that card's power state is changing
3394 * due to software, hardware, or critical temperature RFKILL */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003395static void iwl3945_rx_card_state_notif(struct iwl3945_priv *priv,
3396 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003397{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003398 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003399 u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
3400 unsigned long status = priv->status;
3401
3402 IWL_DEBUG_RF_KILL("Card state received: HW:%s SW:%s\n",
3403 (flags & HW_CARD_DISABLED) ? "Kill" : "On",
3404 (flags & SW_CARD_DISABLED) ? "Kill" : "On");
3405
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003406 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_SET,
Zhu Yib481de92007-09-25 17:54:57 -07003407 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
3408
3409 if (flags & HW_CARD_DISABLED)
3410 set_bit(STATUS_RF_KILL_HW, &priv->status);
3411 else
3412 clear_bit(STATUS_RF_KILL_HW, &priv->status);
3413
3414
3415 if (flags & SW_CARD_DISABLED)
3416 set_bit(STATUS_RF_KILL_SW, &priv->status);
3417 else
3418 clear_bit(STATUS_RF_KILL_SW, &priv->status);
3419
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003420 iwl3945_scan_cancel(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003421
3422 if ((test_bit(STATUS_RF_KILL_HW, &status) !=
3423 test_bit(STATUS_RF_KILL_HW, &priv->status)) ||
3424 (test_bit(STATUS_RF_KILL_SW, &status) !=
3425 test_bit(STATUS_RF_KILL_SW, &priv->status)))
3426 queue_work(priv->workqueue, &priv->rf_kill);
3427 else
3428 wake_up_interruptible(&priv->wait_command_queue);
3429}
3430
3431/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003432 * iwl3945_setup_rx_handlers - Initialize Rx handler callbacks
Zhu Yib481de92007-09-25 17:54:57 -07003433 *
3434 * Setup the RX handlers for each of the reply types sent from the uCode
3435 * to the host.
3436 *
3437 * This function chains into the hardware specific files for them to setup
3438 * any hardware specific handlers as well.
3439 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003440static void iwl3945_setup_rx_handlers(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003441{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003442 priv->rx_handlers[REPLY_ALIVE] = iwl3945_rx_reply_alive;
3443 priv->rx_handlers[REPLY_ADD_STA] = iwl3945_rx_reply_add_sta;
3444 priv->rx_handlers[REPLY_ERROR] = iwl3945_rx_reply_error;
3445 priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl3945_rx_csa;
Zhu Yib481de92007-09-25 17:54:57 -07003446 priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003447 iwl3945_rx_spectrum_measure_notif;
3448 priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl3945_rx_pm_sleep_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003449 priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003450 iwl3945_rx_pm_debug_statistics_notif;
3451 priv->rx_handlers[BEACON_NOTIFICATION] = iwl3945_rx_beacon_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003452
Ben Cahill9fbab512007-11-29 11:09:47 +08003453 /*
3454 * The same handler is used for both the REPLY to a discrete
3455 * statistics request from the host as well as for the periodic
3456 * statistics notifications (after received beacons) from the uCode.
Zhu Yib481de92007-09-25 17:54:57 -07003457 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003458 priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl3945_hw_rx_statistics;
3459 priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl3945_hw_rx_statistics;
Zhu Yib481de92007-09-25 17:54:57 -07003460
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003461 priv->rx_handlers[REPLY_SCAN_CMD] = iwl3945_rx_reply_scan;
3462 priv->rx_handlers[SCAN_START_NOTIFICATION] = iwl3945_rx_scan_start_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003463 priv->rx_handlers[SCAN_RESULTS_NOTIFICATION] =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003464 iwl3945_rx_scan_results_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003465 priv->rx_handlers[SCAN_COMPLETE_NOTIFICATION] =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003466 iwl3945_rx_scan_complete_notif;
3467 priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl3945_rx_card_state_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003468
Ben Cahill9fbab512007-11-29 11:09:47 +08003469 /* Set up hardware specific Rx handlers */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003470 iwl3945_hw_rx_handler_setup(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003471}
3472
3473/**
Tomas Winkler91c066f2008-03-06 17:36:55 -08003474 * iwl3945_cmd_queue_reclaim - Reclaim CMD queue entries
3475 * When FW advances 'R' index, all entries between old and new 'R' index
3476 * need to be reclaimed.
3477 */
3478static void iwl3945_cmd_queue_reclaim(struct iwl3945_priv *priv,
3479 int txq_id, int index)
3480{
3481 struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
3482 struct iwl3945_queue *q = &txq->q;
3483 int nfreed = 0;
3484
3485 if ((index >= q->n_bd) || (iwl3945_x2_queue_used(q, index) == 0)) {
3486 IWL_ERROR("Read index for DMA queue txq id (%d), index %d, "
3487 "is out of range [0-%d] %d %d.\n", txq_id,
3488 index, q->n_bd, q->write_ptr, q->read_ptr);
3489 return;
3490 }
3491
3492 for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
3493 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
3494 if (nfreed > 1) {
3495 IWL_ERROR("HCMD skipped: index (%d) %d %d\n", index,
3496 q->write_ptr, q->read_ptr);
3497 queue_work(priv->workqueue, &priv->restart);
3498 break;
3499 }
3500 nfreed++;
3501 }
3502}
3503
3504
3505/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003506 * iwl3945_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
Zhu Yib481de92007-09-25 17:54:57 -07003507 * @rxb: Rx buffer to reclaim
3508 *
3509 * If an Rx buffer has an async callback associated with it the callback
3510 * will be executed. The attached skb (if present) will only be freed
3511 * if the callback returns 1
3512 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003513static void iwl3945_tx_cmd_complete(struct iwl3945_priv *priv,
3514 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003515{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003516 struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003517 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
3518 int txq_id = SEQ_TO_QUEUE(sequence);
3519 int index = SEQ_TO_INDEX(sequence);
3520 int huge = sequence & SEQ_HUGE_FRAME;
3521 int cmd_index;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003522 struct iwl3945_cmd *cmd;
Zhu Yib481de92007-09-25 17:54:57 -07003523
Zhu Yib481de92007-09-25 17:54:57 -07003524 BUG_ON(txq_id != IWL_CMD_QUEUE_NUM);
3525
3526 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
3527 cmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
3528
3529 /* Input error checking is done when commands are added to queue. */
3530 if (cmd->meta.flags & CMD_WANT_SKB) {
3531 cmd->meta.source->u.skb = rxb->skb;
3532 rxb->skb = NULL;
3533 } else if (cmd->meta.u.callback &&
3534 !cmd->meta.u.callback(priv, cmd, rxb->skb))
3535 rxb->skb = NULL;
3536
Tomas Winkler91c066f2008-03-06 17:36:55 -08003537 iwl3945_cmd_queue_reclaim(priv, txq_id, index);
Zhu Yib481de92007-09-25 17:54:57 -07003538
3539 if (!(cmd->meta.flags & CMD_ASYNC)) {
3540 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
3541 wake_up_interruptible(&priv->wait_command_queue);
3542 }
3543}
3544
3545/************************** RX-FUNCTIONS ****************************/
3546/*
3547 * Rx theory of operation
3548 *
3549 * The host allocates 32 DMA target addresses and passes the host address
3550 * to the firmware at register IWL_RFDS_TABLE_LOWER + N * RFD_SIZE where N is
3551 * 0 to 31
3552 *
3553 * Rx Queue Indexes
3554 * The host/firmware share two index registers for managing the Rx buffers.
3555 *
3556 * The READ index maps to the first position that the firmware may be writing
3557 * to -- the driver can read up to (but not including) this position and get
3558 * good data.
3559 * The READ index is managed by the firmware once the card is enabled.
3560 *
3561 * The WRITE index maps to the last position the driver has read from -- the
3562 * position preceding WRITE is the last slot the firmware can place a packet.
3563 *
3564 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
3565 * WRITE = READ.
3566 *
Ben Cahill9fbab512007-11-29 11:09:47 +08003567 * During initialization, the host sets up the READ queue position to the first
Zhu Yib481de92007-09-25 17:54:57 -07003568 * INDEX position, and WRITE to the last (READ - 1 wrapped)
3569 *
Ben Cahill9fbab512007-11-29 11:09:47 +08003570 * When the firmware places a packet in a buffer, it will advance the READ index
Zhu Yib481de92007-09-25 17:54:57 -07003571 * and fire the RX interrupt. The driver can then query the READ index and
3572 * process as many packets as possible, moving the WRITE index forward as it
3573 * resets the Rx queue buffers with new memory.
3574 *
3575 * The management in the driver is as follows:
3576 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
3577 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
Ian Schram01ebd062007-10-25 17:15:22 +08003578 * to replenish the iwl->rxq->rx_free.
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003579 * + In iwl3945_rx_replenish (scheduled) if 'processed' != 'read' then the
Zhu Yib481de92007-09-25 17:54:57 -07003580 * iwl->rxq is replenished and the READ INDEX is updated (updating the
3581 * 'processed' and 'read' driver indexes as well)
3582 * + A received packet is processed and handed to the kernel network stack,
3583 * detached from the iwl->rxq. The driver 'processed' index is updated.
3584 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
3585 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
3586 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
3587 * were enough free buffers and RX_STALLED is set it is cleared.
3588 *
3589 *
3590 * Driver sequence:
3591 *
Ben Cahill9fbab512007-11-29 11:09:47 +08003592 * iwl3945_rx_queue_alloc() Allocates rx_free
3593 * iwl3945_rx_replenish() Replenishes rx_free list from rx_used, and calls
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003594 * iwl3945_rx_queue_restock
Ben Cahill9fbab512007-11-29 11:09:47 +08003595 * iwl3945_rx_queue_restock() Moves available buffers from rx_free into Rx
Zhu Yib481de92007-09-25 17:54:57 -07003596 * queue, updates firmware pointers, and updates
3597 * the WRITE index. If insufficient rx_free buffers
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003598 * are available, schedules iwl3945_rx_replenish
Zhu Yib481de92007-09-25 17:54:57 -07003599 *
3600 * -- enable interrupts --
Ben Cahill9fbab512007-11-29 11:09:47 +08003601 * ISR - iwl3945_rx() Detach iwl3945_rx_mem_buffers from pool up to the
Zhu Yib481de92007-09-25 17:54:57 -07003602 * READ INDEX, detaching the SKB from the pool.
3603 * Moves the packet buffer from queue to rx_used.
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003604 * Calls iwl3945_rx_queue_restock to refill any empty
Zhu Yib481de92007-09-25 17:54:57 -07003605 * slots.
3606 * ...
3607 *
3608 */
3609
3610/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003611 * iwl3945_rx_queue_space - Return number of free slots available in queue.
Zhu Yib481de92007-09-25 17:54:57 -07003612 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003613static int iwl3945_rx_queue_space(const struct iwl3945_rx_queue *q)
Zhu Yib481de92007-09-25 17:54:57 -07003614{
3615 int s = q->read - q->write;
3616 if (s <= 0)
3617 s += RX_QUEUE_SIZE;
3618 /* keep some buffer to not confuse full and empty queue */
3619 s -= 2;
3620 if (s < 0)
3621 s = 0;
3622 return s;
3623}
3624
3625/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003626 * iwl3945_rx_queue_update_write_ptr - Update the write pointer for the RX queue
Zhu Yib481de92007-09-25 17:54:57 -07003627 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003628int iwl3945_rx_queue_update_write_ptr(struct iwl3945_priv *priv, struct iwl3945_rx_queue *q)
Zhu Yib481de92007-09-25 17:54:57 -07003629{
3630 u32 reg = 0;
3631 int rc = 0;
3632 unsigned long flags;
3633
3634 spin_lock_irqsave(&q->lock, flags);
3635
3636 if (q->need_update == 0)
3637 goto exit_unlock;
3638
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003639 /* If power-saving is in use, make sure device is awake */
Zhu Yib481de92007-09-25 17:54:57 -07003640 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003641 reg = iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
Zhu Yib481de92007-09-25 17:54:57 -07003642
3643 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003644 iwl3945_set_bit(priv, CSR_GP_CNTRL,
Zhu Yib481de92007-09-25 17:54:57 -07003645 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
3646 goto exit_unlock;
3647 }
3648
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003649 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003650 if (rc)
3651 goto exit_unlock;
3652
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003653 /* Device expects a multiple of 8 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003654 iwl3945_write_direct32(priv, FH_RSCSR_CHNL0_WPTR,
Zhu Yib481de92007-09-25 17:54:57 -07003655 q->write & ~0x7);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003656 iwl3945_release_nic_access(priv);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003657
3658 /* Else device is assumed to be awake */
Zhu Yib481de92007-09-25 17:54:57 -07003659 } else
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003660 /* Device expects a multiple of 8 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003661 iwl3945_write32(priv, FH_RSCSR_CHNL0_WPTR, q->write & ~0x7);
Zhu Yib481de92007-09-25 17:54:57 -07003662
3663
3664 q->need_update = 0;
3665
3666 exit_unlock:
3667 spin_unlock_irqrestore(&q->lock, flags);
3668 return rc;
3669}
3670
3671/**
Ben Cahill9fbab512007-11-29 11:09:47 +08003672 * iwl3945_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Zhu Yib481de92007-09-25 17:54:57 -07003673 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003674static inline __le32 iwl3945_dma_addr2rbd_ptr(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07003675 dma_addr_t dma_addr)
3676{
3677 return cpu_to_le32((u32)dma_addr);
3678}
3679
3680/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003681 * iwl3945_rx_queue_restock - refill RX queue from pre-allocated pool
Zhu Yib481de92007-09-25 17:54:57 -07003682 *
Ben Cahill9fbab512007-11-29 11:09:47 +08003683 * If there are slots in the RX queue that need to be restocked,
Zhu Yib481de92007-09-25 17:54:57 -07003684 * and we have free pre-allocated buffers, fill the ranks as much
Ben Cahill9fbab512007-11-29 11:09:47 +08003685 * as we can, pulling from rx_free.
Zhu Yib481de92007-09-25 17:54:57 -07003686 *
3687 * This moves the 'write' index forward to catch up with 'processed', and
3688 * also updates the memory address in the firmware to reference the new
3689 * target buffer.
3690 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003691static int iwl3945_rx_queue_restock(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003692{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003693 struct iwl3945_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -07003694 struct list_head *element;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003695 struct iwl3945_rx_mem_buffer *rxb;
Zhu Yib481de92007-09-25 17:54:57 -07003696 unsigned long flags;
3697 int write, rc;
3698
3699 spin_lock_irqsave(&rxq->lock, flags);
3700 write = rxq->write & ~0x7;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003701 while ((iwl3945_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003702 /* Get next free Rx buffer, remove from free list */
Zhu Yib481de92007-09-25 17:54:57 -07003703 element = rxq->rx_free.next;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003704 rxb = list_entry(element, struct iwl3945_rx_mem_buffer, list);
Zhu Yib481de92007-09-25 17:54:57 -07003705 list_del(element);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003706
3707 /* Point to Rx buffer via next RBD in circular buffer */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003708 rxq->bd[rxq->write] = iwl3945_dma_addr2rbd_ptr(priv, rxb->dma_addr);
Zhu Yib481de92007-09-25 17:54:57 -07003709 rxq->queue[rxq->write] = rxb;
3710 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
3711 rxq->free_count--;
3712 }
3713 spin_unlock_irqrestore(&rxq->lock, flags);
3714 /* If the pre-allocated buffer pool is dropping low, schedule to
3715 * refill it */
3716 if (rxq->free_count <= RX_LOW_WATERMARK)
3717 queue_work(priv->workqueue, &priv->rx_replenish);
3718
3719
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003720 /* If we've added more space for the firmware to place data, tell it.
3721 * Increment device's write pointer in multiples of 8. */
Zhu Yib481de92007-09-25 17:54:57 -07003722 if ((write != (rxq->write & ~0x7))
3723 || (abs(rxq->write - rxq->read) > 7)) {
3724 spin_lock_irqsave(&rxq->lock, flags);
3725 rxq->need_update = 1;
3726 spin_unlock_irqrestore(&rxq->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003727 rc = iwl3945_rx_queue_update_write_ptr(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07003728 if (rc)
3729 return rc;
3730 }
3731
3732 return 0;
3733}
3734
3735/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003736 * iwl3945_rx_replenish - Move all used packet from rx_used to rx_free
Zhu Yib481de92007-09-25 17:54:57 -07003737 *
3738 * When moving to rx_free an SKB is allocated for the slot.
3739 *
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003740 * Also restock the Rx queue via iwl3945_rx_queue_restock.
Ian Schram01ebd062007-10-25 17:15:22 +08003741 * This is called as a scheduled work item (except for during initialization)
Zhu Yib481de92007-09-25 17:54:57 -07003742 */
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003743static void iwl3945_rx_allocate(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003744{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003745 struct iwl3945_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -07003746 struct list_head *element;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003747 struct iwl3945_rx_mem_buffer *rxb;
Zhu Yib481de92007-09-25 17:54:57 -07003748 unsigned long flags;
3749 spin_lock_irqsave(&rxq->lock, flags);
3750 while (!list_empty(&rxq->rx_used)) {
3751 element = rxq->rx_used.next;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003752 rxb = list_entry(element, struct iwl3945_rx_mem_buffer, list);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003753
3754 /* Alloc a new receive buffer */
Zhu Yib481de92007-09-25 17:54:57 -07003755 rxb->skb =
3756 alloc_skb(IWL_RX_BUF_SIZE, __GFP_NOWARN | GFP_ATOMIC);
3757 if (!rxb->skb) {
3758 if (net_ratelimit())
3759 printk(KERN_CRIT DRV_NAME
3760 ": Can not allocate SKB buffers\n");
3761 /* We don't reschedule replenish work here -- we will
3762 * call the restock method and if it still needs
3763 * more buffers it will schedule replenish */
3764 break;
3765 }
Zhu Yi12342c42007-12-20 11:27:32 +08003766
3767 /* If radiotap head is required, reserve some headroom here.
3768 * The physical head count is a variable rx_stats->phy_count.
3769 * We reserve 4 bytes here. Plus these extra bytes, the
3770 * headroom of the physical head should be enough for the
3771 * radiotap head that iwl3945 supported. See iwl3945_rt.
3772 */
3773 skb_reserve(rxb->skb, 4);
3774
Zhu Yib481de92007-09-25 17:54:57 -07003775 priv->alloc_rxb_skb++;
3776 list_del(element);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003777
3778 /* Get physical address of RB/SKB */
Zhu Yib481de92007-09-25 17:54:57 -07003779 rxb->dma_addr =
3780 pci_map_single(priv->pci_dev, rxb->skb->data,
3781 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
3782 list_add_tail(&rxb->list, &rxq->rx_free);
3783 rxq->free_count++;
3784 }
3785 spin_unlock_irqrestore(&rxq->lock, flags);
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003786}
3787
3788/*
3789 * this should be called while priv->lock is locked
3790 */
Tomas Winkler4fd1f842007-12-05 20:59:58 +02003791static void __iwl3945_rx_replenish(void *data)
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003792{
3793 struct iwl3945_priv *priv = data;
3794
3795 iwl3945_rx_allocate(priv);
3796 iwl3945_rx_queue_restock(priv);
3797}
3798
3799
3800void iwl3945_rx_replenish(void *data)
3801{
3802 struct iwl3945_priv *priv = data;
3803 unsigned long flags;
3804
3805 iwl3945_rx_allocate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003806
3807 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003808 iwl3945_rx_queue_restock(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003809 spin_unlock_irqrestore(&priv->lock, flags);
3810}
3811
3812/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
Ben Cahill9fbab512007-11-29 11:09:47 +08003813 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
Zhu Yib481de92007-09-25 17:54:57 -07003814 * This free routine walks the list of POOL entries and if SKB is set to
3815 * non NULL it is unmapped and freed
3816 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003817static void iwl3945_rx_queue_free(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
Zhu Yib481de92007-09-25 17:54:57 -07003818{
3819 int i;
3820 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
3821 if (rxq->pool[i].skb != NULL) {
3822 pci_unmap_single(priv->pci_dev,
3823 rxq->pool[i].dma_addr,
3824 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
3825 dev_kfree_skb(rxq->pool[i].skb);
3826 }
3827 }
3828
3829 pci_free_consistent(priv->pci_dev, 4 * RX_QUEUE_SIZE, rxq->bd,
3830 rxq->dma_addr);
3831 rxq->bd = NULL;
3832}
3833
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003834int iwl3945_rx_queue_alloc(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003835{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003836 struct iwl3945_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -07003837 struct pci_dev *dev = priv->pci_dev;
3838 int i;
3839
3840 spin_lock_init(&rxq->lock);
3841 INIT_LIST_HEAD(&rxq->rx_free);
3842 INIT_LIST_HEAD(&rxq->rx_used);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003843
3844 /* Alloc the circular buffer of Read Buffer Descriptors (RBDs) */
Zhu Yib481de92007-09-25 17:54:57 -07003845 rxq->bd = pci_alloc_consistent(dev, 4 * RX_QUEUE_SIZE, &rxq->dma_addr);
3846 if (!rxq->bd)
3847 return -ENOMEM;
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003848
Zhu Yib481de92007-09-25 17:54:57 -07003849 /* Fill the rx_used queue with _all_ of the Rx buffers */
3850 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
3851 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003852
Zhu Yib481de92007-09-25 17:54:57 -07003853 /* Set us so that we have processed and used all buffers, but have
3854 * not restocked the Rx queue with fresh buffers */
3855 rxq->read = rxq->write = 0;
3856 rxq->free_count = 0;
3857 rxq->need_update = 0;
3858 return 0;
3859}
3860
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003861void iwl3945_rx_queue_reset(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
Zhu Yib481de92007-09-25 17:54:57 -07003862{
3863 unsigned long flags;
3864 int i;
3865 spin_lock_irqsave(&rxq->lock, flags);
3866 INIT_LIST_HEAD(&rxq->rx_free);
3867 INIT_LIST_HEAD(&rxq->rx_used);
3868 /* Fill the rx_used queue with _all_ of the Rx buffers */
3869 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
3870 /* In the reset function, these buffers may have been allocated
3871 * to an SKB, so we need to unmap and free potential storage */
3872 if (rxq->pool[i].skb != NULL) {
3873 pci_unmap_single(priv->pci_dev,
3874 rxq->pool[i].dma_addr,
3875 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
3876 priv->alloc_rxb_skb--;
3877 dev_kfree_skb(rxq->pool[i].skb);
3878 rxq->pool[i].skb = NULL;
3879 }
3880 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
3881 }
3882
3883 /* Set us so that we have processed and used all buffers, but have
3884 * not restocked the Rx queue with fresh buffers */
3885 rxq->read = rxq->write = 0;
3886 rxq->free_count = 0;
3887 spin_unlock_irqrestore(&rxq->lock, flags);
3888}
3889
3890/* Convert linear signal-to-noise ratio into dB */
3891static u8 ratio2dB[100] = {
3892/* 0 1 2 3 4 5 6 7 8 9 */
3893 0, 0, 6, 10, 12, 14, 16, 17, 18, 19, /* 00 - 09 */
3894 20, 21, 22, 22, 23, 23, 24, 25, 26, 26, /* 10 - 19 */
3895 26, 26, 26, 27, 27, 28, 28, 28, 29, 29, /* 20 - 29 */
3896 29, 30, 30, 30, 31, 31, 31, 31, 32, 32, /* 30 - 39 */
3897 32, 32, 32, 33, 33, 33, 33, 33, 34, 34, /* 40 - 49 */
3898 34, 34, 34, 34, 35, 35, 35, 35, 35, 35, /* 50 - 59 */
3899 36, 36, 36, 36, 36, 36, 36, 37, 37, 37, /* 60 - 69 */
3900 37, 37, 37, 37, 37, 38, 38, 38, 38, 38, /* 70 - 79 */
3901 38, 38, 38, 38, 38, 39, 39, 39, 39, 39, /* 80 - 89 */
3902 39, 39, 39, 39, 39, 40, 40, 40, 40, 40 /* 90 - 99 */
3903};
3904
3905/* Calculates a relative dB value from a ratio of linear
3906 * (i.e. not dB) signal levels.
3907 * Conversion assumes that levels are voltages (20*log), not powers (10*log). */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003908int iwl3945_calc_db_from_ratio(int sig_ratio)
Zhu Yib481de92007-09-25 17:54:57 -07003909{
Adrian Bunk221c80c2008-02-02 23:19:01 +02003910 /* 1000:1 or higher just report as 60 dB */
3911 if (sig_ratio >= 1000)
Zhu Yib481de92007-09-25 17:54:57 -07003912 return 60;
3913
Adrian Bunk221c80c2008-02-02 23:19:01 +02003914 /* 100:1 or higher, divide by 10 and use table,
Zhu Yib481de92007-09-25 17:54:57 -07003915 * add 20 dB to make up for divide by 10 */
Adrian Bunk221c80c2008-02-02 23:19:01 +02003916 if (sig_ratio >= 100)
Zhu Yib481de92007-09-25 17:54:57 -07003917 return (20 + (int)ratio2dB[sig_ratio/10]);
3918
3919 /* We shouldn't see this */
3920 if (sig_ratio < 1)
3921 return 0;
3922
3923 /* Use table for ratios 1:1 - 99:1 */
3924 return (int)ratio2dB[sig_ratio];
3925}
3926
3927#define PERFECT_RSSI (-20) /* dBm */
3928#define WORST_RSSI (-95) /* dBm */
3929#define RSSI_RANGE (PERFECT_RSSI - WORST_RSSI)
3930
3931/* Calculate an indication of rx signal quality (a percentage, not dBm!).
3932 * See http://www.ces.clemson.edu/linux/signal_quality.shtml for info
3933 * about formulas used below. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003934int iwl3945_calc_sig_qual(int rssi_dbm, int noise_dbm)
Zhu Yib481de92007-09-25 17:54:57 -07003935{
3936 int sig_qual;
3937 int degradation = PERFECT_RSSI - rssi_dbm;
3938
3939 /* If we get a noise measurement, use signal-to-noise ratio (SNR)
3940 * as indicator; formula is (signal dbm - noise dbm).
3941 * SNR at or above 40 is a great signal (100%).
3942 * Below that, scale to fit SNR of 0 - 40 dB within 0 - 100% indicator.
3943 * Weakest usable signal is usually 10 - 15 dB SNR. */
3944 if (noise_dbm) {
3945 if (rssi_dbm - noise_dbm >= 40)
3946 return 100;
3947 else if (rssi_dbm < noise_dbm)
3948 return 0;
3949 sig_qual = ((rssi_dbm - noise_dbm) * 5) / 2;
3950
3951 /* Else use just the signal level.
3952 * This formula is a least squares fit of data points collected and
3953 * compared with a reference system that had a percentage (%) display
3954 * for signal quality. */
3955 } else
3956 sig_qual = (100 * (RSSI_RANGE * RSSI_RANGE) - degradation *
3957 (15 * RSSI_RANGE + 62 * degradation)) /
3958 (RSSI_RANGE * RSSI_RANGE);
3959
3960 if (sig_qual > 100)
3961 sig_qual = 100;
3962 else if (sig_qual < 1)
3963 sig_qual = 0;
3964
3965 return sig_qual;
3966}
3967
3968/**
Ben Cahill9fbab512007-11-29 11:09:47 +08003969 * iwl3945_rx_handle - Main entry function for receiving responses from uCode
Zhu Yib481de92007-09-25 17:54:57 -07003970 *
3971 * Uses the priv->rx_handlers callback function array to invoke
3972 * the appropriate handlers, including command responses,
3973 * frame-received notifications, and other notifications.
3974 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003975static void iwl3945_rx_handle(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003976{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003977 struct iwl3945_rx_mem_buffer *rxb;
3978 struct iwl3945_rx_packet *pkt;
3979 struct iwl3945_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -07003980 u32 r, i;
3981 int reclaim;
3982 unsigned long flags;
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003983 u8 fill_rx = 0;
Mohamed Abbasd68ab682008-02-07 13:16:33 -08003984 u32 count = 8;
Zhu Yib481de92007-09-25 17:54:57 -07003985
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003986 /* uCode's read index (stored in shared DRAM) indicates the last Rx
3987 * buffer that the driver may process (last buffer filled by ucode). */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003988 r = iwl3945_hw_get_rx_read(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003989 i = rxq->read;
3990
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003991 if (iwl3945_rx_queue_space(rxq) > (RX_QUEUE_SIZE / 2))
3992 fill_rx = 1;
Zhu Yib481de92007-09-25 17:54:57 -07003993 /* Rx interrupt, but nothing sent from uCode */
3994 if (i == r)
3995 IWL_DEBUG(IWL_DL_RX | IWL_DL_ISR, "r = %d, i = %d\n", r, i);
3996
3997 while (i != r) {
3998 rxb = rxq->queue[i];
3999
Ben Cahill9fbab512007-11-29 11:09:47 +08004000 /* If an RXB doesn't have a Rx queue slot associated with it,
Zhu Yib481de92007-09-25 17:54:57 -07004001 * then a bug has been introduced in the queue refilling
4002 * routines -- catch it here */
4003 BUG_ON(rxb == NULL);
4004
4005 rxq->queue[i] = NULL;
4006
4007 pci_dma_sync_single_for_cpu(priv->pci_dev, rxb->dma_addr,
4008 IWL_RX_BUF_SIZE,
4009 PCI_DMA_FROMDEVICE);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004010 pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07004011
4012 /* Reclaim a command buffer only if this packet is a response
4013 * to a (driver-originated) command.
4014 * If the packet (e.g. Rx frame) originated from uCode,
4015 * there is no command buffer to reclaim.
4016 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
4017 * but apparently a few don't get set; catch them here. */
4018 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
4019 (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
4020 (pkt->hdr.cmd != REPLY_TX);
4021
4022 /* Based on type of command response or notification,
4023 * handle those that need handling via function in
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004024 * rx_handlers table. See iwl3945_setup_rx_handlers() */
Zhu Yib481de92007-09-25 17:54:57 -07004025 if (priv->rx_handlers[pkt->hdr.cmd]) {
4026 IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
4027 "r = %d, i = %d, %s, 0x%02x\n", r, i,
4028 get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
4029 priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
4030 } else {
4031 /* No handling needed */
4032 IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
4033 "r %d i %d No handler needed for %s, 0x%02x\n",
4034 r, i, get_cmd_string(pkt->hdr.cmd),
4035 pkt->hdr.cmd);
4036 }
4037
4038 if (reclaim) {
Ben Cahill9fbab512007-11-29 11:09:47 +08004039 /* Invoke any callbacks, transfer the skb to caller, and
4040 * fire off the (possibly) blocking iwl3945_send_cmd()
Zhu Yib481de92007-09-25 17:54:57 -07004041 * as we reclaim the driver command queue */
4042 if (rxb && rxb->skb)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004043 iwl3945_tx_cmd_complete(priv, rxb);
Zhu Yib481de92007-09-25 17:54:57 -07004044 else
4045 IWL_WARNING("Claim null rxb?\n");
4046 }
4047
4048 /* For now we just don't re-use anything. We can tweak this
4049 * later to try and re-use notification packets and SKBs that
4050 * fail to Rx correctly */
4051 if (rxb->skb != NULL) {
4052 priv->alloc_rxb_skb--;
4053 dev_kfree_skb_any(rxb->skb);
4054 rxb->skb = NULL;
4055 }
4056
4057 pci_unmap_single(priv->pci_dev, rxb->dma_addr,
4058 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
4059 spin_lock_irqsave(&rxq->lock, flags);
4060 list_add_tail(&rxb->list, &priv->rxq.rx_used);
4061 spin_unlock_irqrestore(&rxq->lock, flags);
4062 i = (i + 1) & RX_QUEUE_MASK;
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08004063 /* If there are a lot of unused frames,
4064 * restock the Rx queue so ucode won't assert. */
4065 if (fill_rx) {
4066 count++;
4067 if (count >= 8) {
4068 priv->rxq.read = i;
4069 __iwl3945_rx_replenish(priv);
4070 count = 0;
4071 }
4072 }
Zhu Yib481de92007-09-25 17:54:57 -07004073 }
4074
4075 /* Backtrack one entry */
4076 priv->rxq.read = i;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004077 iwl3945_rx_queue_restock(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004078}
4079
Cahill, Ben M6440adb2007-11-29 11:09:55 +08004080/**
4081 * iwl3945_tx_queue_update_write_ptr - Send new write index to hardware
4082 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004083static int iwl3945_tx_queue_update_write_ptr(struct iwl3945_priv *priv,
4084 struct iwl3945_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -07004085{
4086 u32 reg = 0;
4087 int rc = 0;
4088 int txq_id = txq->q.id;
4089
4090 if (txq->need_update == 0)
4091 return rc;
4092
4093 /* if we're trying to save power */
4094 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
4095 /* wake up nic if it's powered down ...
4096 * uCode will wake up, and interrupt us again, so next
4097 * time we'll skip this part. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004098 reg = iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
Zhu Yib481de92007-09-25 17:54:57 -07004099
4100 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
4101 IWL_DEBUG_INFO("Requesting wakeup, GP1 = 0x%x\n", reg);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004102 iwl3945_set_bit(priv, CSR_GP_CNTRL,
Zhu Yib481de92007-09-25 17:54:57 -07004103 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
4104 return rc;
4105 }
4106
4107 /* restore this queue's parameters in nic hardware. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004108 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004109 if (rc)
4110 return rc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004111 iwl3945_write_direct32(priv, HBUS_TARG_WRPTR,
Tomas Winklerfc4b6852007-10-25 17:15:24 +08004112 txq->q.write_ptr | (txq_id << 8));
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004113 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004114
4115 /* else not in power-save mode, uCode will never sleep when we're
4116 * trying to tx (during RFKILL, we're not trying to tx). */
4117 } else
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004118 iwl3945_write32(priv, HBUS_TARG_WRPTR,
Tomas Winklerfc4b6852007-10-25 17:15:24 +08004119 txq->q.write_ptr | (txq_id << 8));
Zhu Yib481de92007-09-25 17:54:57 -07004120
4121 txq->need_update = 0;
4122
4123 return rc;
4124}
4125
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004126#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004127static void iwl3945_print_rx_config_cmd(struct iwl3945_rxon_cmd *rxon)
Zhu Yib481de92007-09-25 17:54:57 -07004128{
Joe Perches0795af52007-10-03 17:59:30 -07004129 DECLARE_MAC_BUF(mac);
4130
Zhu Yib481de92007-09-25 17:54:57 -07004131 IWL_DEBUG_RADIO("RX CONFIG:\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004132 iwl3945_print_hex_dump(IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
Zhu Yib481de92007-09-25 17:54:57 -07004133 IWL_DEBUG_RADIO("u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
4134 IWL_DEBUG_RADIO("u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
4135 IWL_DEBUG_RADIO("u32 filter_flags: 0x%08x\n",
4136 le32_to_cpu(rxon->filter_flags));
4137 IWL_DEBUG_RADIO("u8 dev_type: 0x%x\n", rxon->dev_type);
4138 IWL_DEBUG_RADIO("u8 ofdm_basic_rates: 0x%02x\n",
4139 rxon->ofdm_basic_rates);
4140 IWL_DEBUG_RADIO("u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
Joe Perches0795af52007-10-03 17:59:30 -07004141 IWL_DEBUG_RADIO("u8[6] node_addr: %s\n",
4142 print_mac(mac, rxon->node_addr));
4143 IWL_DEBUG_RADIO("u8[6] bssid_addr: %s\n",
4144 print_mac(mac, rxon->bssid_addr));
Zhu Yib481de92007-09-25 17:54:57 -07004145 IWL_DEBUG_RADIO("u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
4146}
4147#endif
4148
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004149static void iwl3945_enable_interrupts(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004150{
4151 IWL_DEBUG_ISR("Enabling interrupts\n");
4152 set_bit(STATUS_INT_ENABLED, &priv->status);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004153 iwl3945_write32(priv, CSR_INT_MASK, CSR_INI_SET_MASK);
Zhu Yib481de92007-09-25 17:54:57 -07004154}
4155
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004156
4157/* call this function to flush any scheduled tasklet */
4158static inline void iwl_synchronize_irq(struct iwl3945_priv *priv)
4159{
4160 /* wait to make sure we flush pedding tasklet*/
4161 synchronize_irq(priv->pci_dev->irq);
4162 tasklet_kill(&priv->irq_tasklet);
4163}
4164
4165
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004166static inline void iwl3945_disable_interrupts(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004167{
4168 clear_bit(STATUS_INT_ENABLED, &priv->status);
4169
4170 /* disable interrupts from uCode/NIC to host */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004171 iwl3945_write32(priv, CSR_INT_MASK, 0x00000000);
Zhu Yib481de92007-09-25 17:54:57 -07004172
4173 /* acknowledge/clear/reset any interrupts still pending
4174 * from uCode or flow handler (Rx/Tx DMA) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004175 iwl3945_write32(priv, CSR_INT, 0xffffffff);
4176 iwl3945_write32(priv, CSR_FH_INT_STATUS, 0xffffffff);
Zhu Yib481de92007-09-25 17:54:57 -07004177 IWL_DEBUG_ISR("Disabled interrupts\n");
4178}
4179
4180static const char *desc_lookup(int i)
4181{
4182 switch (i) {
4183 case 1:
4184 return "FAIL";
4185 case 2:
4186 return "BAD_PARAM";
4187 case 3:
4188 return "BAD_CHECKSUM";
4189 case 4:
4190 return "NMI_INTERRUPT";
4191 case 5:
4192 return "SYSASSERT";
4193 case 6:
4194 return "FATAL_ERROR";
4195 }
4196
4197 return "UNKNOWN";
4198}
4199
4200#define ERROR_START_OFFSET (1 * sizeof(u32))
4201#define ERROR_ELEM_SIZE (7 * sizeof(u32))
4202
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004203static void iwl3945_dump_nic_error_log(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004204{
4205 u32 i;
4206 u32 desc, time, count, base, data1;
4207 u32 blink1, blink2, ilink1, ilink2;
4208 int rc;
4209
4210 base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
4211
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004212 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
Zhu Yib481de92007-09-25 17:54:57 -07004213 IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
4214 return;
4215 }
4216
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004217 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004218 if (rc) {
4219 IWL_WARNING("Can not read from adapter at this time.\n");
4220 return;
4221 }
4222
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004223 count = iwl3945_read_targ_mem(priv, base);
Zhu Yib481de92007-09-25 17:54:57 -07004224
4225 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
4226 IWL_ERROR("Start IWL Error Log Dump:\n");
Tomas Winkler2acae162008-03-02 01:25:59 +02004227 IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
Zhu Yib481de92007-09-25 17:54:57 -07004228 }
4229
4230 IWL_ERROR("Desc Time asrtPC blink2 "
4231 "ilink1 nmiPC Line\n");
4232 for (i = ERROR_START_OFFSET;
4233 i < (count * ERROR_ELEM_SIZE) + ERROR_START_OFFSET;
4234 i += ERROR_ELEM_SIZE) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004235 desc = iwl3945_read_targ_mem(priv, base + i);
Zhu Yib481de92007-09-25 17:54:57 -07004236 time =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004237 iwl3945_read_targ_mem(priv, base + i + 1 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004238 blink1 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004239 iwl3945_read_targ_mem(priv, base + i + 2 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004240 blink2 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004241 iwl3945_read_targ_mem(priv, base + i + 3 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004242 ilink1 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004243 iwl3945_read_targ_mem(priv, base + i + 4 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004244 ilink2 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004245 iwl3945_read_targ_mem(priv, base + i + 5 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004246 data1 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004247 iwl3945_read_targ_mem(priv, base + i + 6 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004248
4249 IWL_ERROR
4250 ("%-13s (#%d) %010u 0x%05X 0x%05X 0x%05X 0x%05X %u\n\n",
4251 desc_lookup(desc), desc, time, blink1, blink2,
4252 ilink1, ilink2, data1);
4253 }
4254
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004255 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004256
4257}
4258
Ben Cahillf58177b2007-11-29 11:09:43 +08004259#define EVENT_START_OFFSET (6 * sizeof(u32))
Zhu Yib481de92007-09-25 17:54:57 -07004260
4261/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004262 * iwl3945_print_event_log - Dump error event log to syslog
Zhu Yib481de92007-09-25 17:54:57 -07004263 *
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004264 * NOTE: Must be called with iwl3945_grab_nic_access() already obtained!
Zhu Yib481de92007-09-25 17:54:57 -07004265 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004266static void iwl3945_print_event_log(struct iwl3945_priv *priv, u32 start_idx,
Zhu Yib481de92007-09-25 17:54:57 -07004267 u32 num_events, u32 mode)
4268{
4269 u32 i;
4270 u32 base; /* SRAM byte address of event log header */
4271 u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
4272 u32 ptr; /* SRAM byte address of log data */
4273 u32 ev, time, data; /* event log data */
4274
4275 if (num_events == 0)
4276 return;
4277
4278 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
4279
4280 if (mode == 0)
4281 event_size = 2 * sizeof(u32);
4282 else
4283 event_size = 3 * sizeof(u32);
4284
4285 ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
4286
4287 /* "time" is actually "data" for mode 0 (no timestamp).
4288 * place event id # at far right for easier visual parsing. */
4289 for (i = 0; i < num_events; i++) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004290 ev = iwl3945_read_targ_mem(priv, ptr);
Zhu Yib481de92007-09-25 17:54:57 -07004291 ptr += sizeof(u32);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004292 time = iwl3945_read_targ_mem(priv, ptr);
Zhu Yib481de92007-09-25 17:54:57 -07004293 ptr += sizeof(u32);
4294 if (mode == 0)
4295 IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
4296 else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004297 data = iwl3945_read_targ_mem(priv, ptr);
Zhu Yib481de92007-09-25 17:54:57 -07004298 ptr += sizeof(u32);
4299 IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
4300 }
4301 }
4302}
4303
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004304static void iwl3945_dump_nic_event_log(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004305{
4306 int rc;
4307 u32 base; /* SRAM byte address of event log header */
4308 u32 capacity; /* event log capacity in # entries */
4309 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
4310 u32 num_wraps; /* # times uCode wrapped to top of log */
4311 u32 next_entry; /* index of next entry to be written by uCode */
4312 u32 size; /* # entries that we'll print */
4313
4314 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004315 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
Zhu Yib481de92007-09-25 17:54:57 -07004316 IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
4317 return;
4318 }
4319
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004320 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004321 if (rc) {
4322 IWL_WARNING("Can not read from adapter at this time.\n");
4323 return;
4324 }
4325
4326 /* event log header */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004327 capacity = iwl3945_read_targ_mem(priv, base);
4328 mode = iwl3945_read_targ_mem(priv, base + (1 * sizeof(u32)));
4329 num_wraps = iwl3945_read_targ_mem(priv, base + (2 * sizeof(u32)));
4330 next_entry = iwl3945_read_targ_mem(priv, base + (3 * sizeof(u32)));
Zhu Yib481de92007-09-25 17:54:57 -07004331
4332 size = num_wraps ? capacity : next_entry;
4333
4334 /* bail out if nothing in log */
4335 if (size == 0) {
Zhu Yi583fab32007-09-27 11:27:30 +08004336 IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004337 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004338 return;
4339 }
4340
Zhu Yi583fab32007-09-27 11:27:30 +08004341 IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07004342 size, num_wraps);
4343
4344 /* if uCode has wrapped back to top of log, start at the oldest entry,
4345 * i.e the next one that uCode would fill. */
4346 if (num_wraps)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004347 iwl3945_print_event_log(priv, next_entry,
Zhu Yib481de92007-09-25 17:54:57 -07004348 capacity - next_entry, mode);
4349
4350 /* (then/else) start at top of log */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004351 iwl3945_print_event_log(priv, 0, next_entry, mode);
Zhu Yib481de92007-09-25 17:54:57 -07004352
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004353 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004354}
4355
4356/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004357 * iwl3945_irq_handle_error - called for HW or SW error interrupt from card
Zhu Yib481de92007-09-25 17:54:57 -07004358 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004359static void iwl3945_irq_handle_error(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004360{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004361 /* Set the FW error flag -- cleared on iwl3945_down */
Zhu Yib481de92007-09-25 17:54:57 -07004362 set_bit(STATUS_FW_ERROR, &priv->status);
4363
4364 /* Cancel currently queued command. */
4365 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
4366
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004367#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004368 if (iwl3945_debug_level & IWL_DL_FW_ERRORS) {
4369 iwl3945_dump_nic_error_log(priv);
4370 iwl3945_dump_nic_event_log(priv);
4371 iwl3945_print_rx_config_cmd(&priv->staging_rxon);
Zhu Yib481de92007-09-25 17:54:57 -07004372 }
4373#endif
4374
4375 wake_up_interruptible(&priv->wait_command_queue);
4376
4377 /* Keep the restart process from trying to send host
4378 * commands by clearing the INIT status bit */
4379 clear_bit(STATUS_READY, &priv->status);
4380
4381 if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
4382 IWL_DEBUG(IWL_DL_INFO | IWL_DL_FW_ERRORS,
4383 "Restarting adapter due to uCode error.\n");
4384
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004385 if (iwl3945_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07004386 memcpy(&priv->recovery_rxon, &priv->active_rxon,
4387 sizeof(priv->recovery_rxon));
4388 priv->error_recovering = 1;
4389 }
4390 queue_work(priv->workqueue, &priv->restart);
4391 }
4392}
4393
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004394static void iwl3945_error_recovery(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004395{
4396 unsigned long flags;
4397
4398 memcpy(&priv->staging_rxon, &priv->recovery_rxon,
4399 sizeof(priv->staging_rxon));
4400 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004401 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004402
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004403 iwl3945_add_station(priv, priv->bssid, 1, 0);
Zhu Yib481de92007-09-25 17:54:57 -07004404
4405 spin_lock_irqsave(&priv->lock, flags);
4406 priv->assoc_id = le16_to_cpu(priv->staging_rxon.assoc_id);
4407 priv->error_recovering = 0;
4408 spin_unlock_irqrestore(&priv->lock, flags);
4409}
4410
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004411static void iwl3945_irq_tasklet(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004412{
4413 u32 inta, handled = 0;
4414 u32 inta_fh;
4415 unsigned long flags;
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004416#ifdef CONFIG_IWL3945_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -07004417 u32 inta_mask;
4418#endif
4419
4420 spin_lock_irqsave(&priv->lock, flags);
4421
4422 /* Ack/clear/reset pending uCode interrupts.
4423 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
4424 * and will clear only when CSR_FH_INT_STATUS gets cleared. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004425 inta = iwl3945_read32(priv, CSR_INT);
4426 iwl3945_write32(priv, CSR_INT, inta);
Zhu Yib481de92007-09-25 17:54:57 -07004427
4428 /* Ack/clear/reset pending flow-handler (DMA) interrupts.
4429 * Any new interrupts that happen after this, either while we're
4430 * in this tasklet, or later, will show up in next ISR/tasklet. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004431 inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
4432 iwl3945_write32(priv, CSR_FH_INT_STATUS, inta_fh);
Zhu Yib481de92007-09-25 17:54:57 -07004433
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004434#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004435 if (iwl3945_debug_level & IWL_DL_ISR) {
Ben Cahill9fbab512007-11-29 11:09:47 +08004436 /* just for debug */
4437 inta_mask = iwl3945_read32(priv, CSR_INT_MASK);
Zhu Yib481de92007-09-25 17:54:57 -07004438 IWL_DEBUG_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
4439 inta, inta_mask, inta_fh);
4440 }
4441#endif
4442
4443 /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
4444 * atomic, make sure that inta covers all the interrupts that
4445 * we've discovered, even if FH interrupt came in just after
4446 * reading CSR_INT. */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08004447 if (inta_fh & CSR39_FH_INT_RX_MASK)
Zhu Yib481de92007-09-25 17:54:57 -07004448 inta |= CSR_INT_BIT_FH_RX;
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08004449 if (inta_fh & CSR39_FH_INT_TX_MASK)
Zhu Yib481de92007-09-25 17:54:57 -07004450 inta |= CSR_INT_BIT_FH_TX;
4451
4452 /* Now service all interrupt bits discovered above. */
4453 if (inta & CSR_INT_BIT_HW_ERR) {
4454 IWL_ERROR("Microcode HW error detected. Restarting.\n");
4455
4456 /* Tell the device to stop sending interrupts */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004457 iwl3945_disable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004458
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004459 iwl3945_irq_handle_error(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004460
4461 handled |= CSR_INT_BIT_HW_ERR;
4462
4463 spin_unlock_irqrestore(&priv->lock, flags);
4464
4465 return;
4466 }
4467
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004468#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004469 if (iwl3945_debug_level & (IWL_DL_ISR)) {
Zhu Yib481de92007-09-25 17:54:57 -07004470 /* NIC fires this, but we don't use it, redundant with WAKEUP */
Joonwoo Park25c03d82008-01-23 10:15:20 -08004471 if (inta & CSR_INT_BIT_SCD)
4472 IWL_DEBUG_ISR("Scheduler finished to transmit "
4473 "the frame/frames.\n");
Zhu Yib481de92007-09-25 17:54:57 -07004474
4475 /* Alive notification via Rx interrupt will do the real work */
4476 if (inta & CSR_INT_BIT_ALIVE)
4477 IWL_DEBUG_ISR("Alive interrupt\n");
4478 }
4479#endif
4480 /* Safely ignore these bits for debug checks below */
Joonwoo Park25c03d82008-01-23 10:15:20 -08004481 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
Zhu Yib481de92007-09-25 17:54:57 -07004482
4483 /* HW RF KILL switch toggled (4965 only) */
4484 if (inta & CSR_INT_BIT_RF_KILL) {
4485 int hw_rf_kill = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004486 if (!(iwl3945_read32(priv, CSR_GP_CNTRL) &
Zhu Yib481de92007-09-25 17:54:57 -07004487 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
4488 hw_rf_kill = 1;
4489
4490 IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL | IWL_DL_ISR,
4491 "RF_KILL bit toggled to %s.\n",
4492 hw_rf_kill ? "disable radio":"enable radio");
4493
4494 /* Queue restart only if RF_KILL switch was set to "kill"
4495 * when we loaded driver, and is now set to "enable".
4496 * After we're Alive, RF_KILL gets handled by
Reinette Chatre32304552008-02-15 14:34:37 -08004497 * iwl3945_rx_card_state_notif() */
Zhu Yi53e49092007-12-06 16:08:44 +08004498 if (!hw_rf_kill && !test_bit(STATUS_ALIVE, &priv->status)) {
4499 clear_bit(STATUS_RF_KILL_HW, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07004500 queue_work(priv->workqueue, &priv->restart);
Zhu Yi53e49092007-12-06 16:08:44 +08004501 }
Zhu Yib481de92007-09-25 17:54:57 -07004502
4503 handled |= CSR_INT_BIT_RF_KILL;
4504 }
4505
4506 /* Chip got too hot and stopped itself (4965 only) */
4507 if (inta & CSR_INT_BIT_CT_KILL) {
4508 IWL_ERROR("Microcode CT kill error detected.\n");
4509 handled |= CSR_INT_BIT_CT_KILL;
4510 }
4511
4512 /* Error detected by uCode */
4513 if (inta & CSR_INT_BIT_SW_ERR) {
4514 IWL_ERROR("Microcode SW error detected. Restarting 0x%X.\n",
4515 inta);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004516 iwl3945_irq_handle_error(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004517 handled |= CSR_INT_BIT_SW_ERR;
4518 }
4519
4520 /* uCode wakes up after power-down sleep */
4521 if (inta & CSR_INT_BIT_WAKEUP) {
4522 IWL_DEBUG_ISR("Wakeup interrupt\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004523 iwl3945_rx_queue_update_write_ptr(priv, &priv->rxq);
4524 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[0]);
4525 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[1]);
4526 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[2]);
4527 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[3]);
4528 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[4]);
4529 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[5]);
Zhu Yib481de92007-09-25 17:54:57 -07004530
4531 handled |= CSR_INT_BIT_WAKEUP;
4532 }
4533
4534 /* All uCode command responses, including Tx command responses,
4535 * Rx "responses" (frame-received notification), and other
4536 * notifications from uCode come through here*/
4537 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004538 iwl3945_rx_handle(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004539 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
4540 }
4541
4542 if (inta & CSR_INT_BIT_FH_TX) {
4543 IWL_DEBUG_ISR("Tx interrupt\n");
4544
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004545 iwl3945_write32(priv, CSR_FH_INT_STATUS, (1 << 6));
4546 if (!iwl3945_grab_nic_access(priv)) {
4547 iwl3945_write_direct32(priv,
Zhu Yib481de92007-09-25 17:54:57 -07004548 FH_TCSR_CREDIT
4549 (ALM_FH_SRVC_CHNL), 0x0);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004550 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004551 }
4552 handled |= CSR_INT_BIT_FH_TX;
4553 }
4554
4555 if (inta & ~handled)
4556 IWL_ERROR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
4557
4558 if (inta & ~CSR_INI_SET_MASK) {
4559 IWL_WARNING("Disabled INTA bits 0x%08x were pending\n",
4560 inta & ~CSR_INI_SET_MASK);
4561 IWL_WARNING(" with FH_INT = 0x%08x\n", inta_fh);
4562 }
4563
4564 /* Re-enable all interrupts */
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004565 /* only Re-enable if disabled by irq */
4566 if (test_bit(STATUS_INT_ENABLED, &priv->status))
4567 iwl3945_enable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004568
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004569#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004570 if (iwl3945_debug_level & (IWL_DL_ISR)) {
4571 inta = iwl3945_read32(priv, CSR_INT);
4572 inta_mask = iwl3945_read32(priv, CSR_INT_MASK);
4573 inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
Zhu Yib481de92007-09-25 17:54:57 -07004574 IWL_DEBUG_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
4575 "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
4576 }
4577#endif
4578 spin_unlock_irqrestore(&priv->lock, flags);
4579}
4580
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004581static irqreturn_t iwl3945_isr(int irq, void *data)
Zhu Yib481de92007-09-25 17:54:57 -07004582{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004583 struct iwl3945_priv *priv = data;
Zhu Yib481de92007-09-25 17:54:57 -07004584 u32 inta, inta_mask;
4585 u32 inta_fh;
4586 if (!priv)
4587 return IRQ_NONE;
4588
4589 spin_lock(&priv->lock);
4590
4591 /* Disable (but don't clear!) interrupts here to avoid
4592 * back-to-back ISRs and sporadic interrupts from our NIC.
4593 * If we have something to service, the tasklet will re-enable ints.
4594 * If we *don't* have something, we'll re-enable before leaving here. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004595 inta_mask = iwl3945_read32(priv, CSR_INT_MASK); /* just for debug */
4596 iwl3945_write32(priv, CSR_INT_MASK, 0x00000000);
Zhu Yib481de92007-09-25 17:54:57 -07004597
4598 /* Discover which interrupts are active/pending */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004599 inta = iwl3945_read32(priv, CSR_INT);
4600 inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
Zhu Yib481de92007-09-25 17:54:57 -07004601
4602 /* Ignore interrupt if there's nothing in NIC to service.
4603 * This may be due to IRQ shared with another device,
4604 * or due to sporadic interrupts thrown from our NIC. */
4605 if (!inta && !inta_fh) {
4606 IWL_DEBUG_ISR("Ignore interrupt, inta == 0, inta_fh == 0\n");
4607 goto none;
4608 }
4609
4610 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
4611 /* Hardware disappeared */
4612 IWL_WARNING("HARDWARE GONE?? INTA == 0x%080x\n", inta);
Oliver Neukumcb4da1a2007-11-13 21:10:32 -08004613 goto unplugged;
Zhu Yib481de92007-09-25 17:54:57 -07004614 }
4615
4616 IWL_DEBUG_ISR("ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
4617 inta, inta_mask, inta_fh);
4618
Joonwoo Park25c03d82008-01-23 10:15:20 -08004619 inta &= ~CSR_INT_BIT_SCD;
4620
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004621 /* iwl3945_irq_tasklet() will service interrupts and re-enable them */
Joonwoo Park25c03d82008-01-23 10:15:20 -08004622 if (likely(inta || inta_fh))
4623 tasklet_schedule(&priv->irq_tasklet);
Oliver Neukumcb4da1a2007-11-13 21:10:32 -08004624unplugged:
Zhu Yib481de92007-09-25 17:54:57 -07004625 spin_unlock(&priv->lock);
4626
4627 return IRQ_HANDLED;
4628
4629 none:
4630 /* re-enable interrupts here since we don't have anything to service. */
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004631 /* only Re-enable if disabled by irq */
4632 if (test_bit(STATUS_INT_ENABLED, &priv->status))
4633 iwl3945_enable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004634 spin_unlock(&priv->lock);
4635 return IRQ_NONE;
4636}
4637
4638/************************** EEPROM BANDS ****************************
4639 *
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004640 * The iwl3945_eeprom_band definitions below provide the mapping from the
Zhu Yib481de92007-09-25 17:54:57 -07004641 * EEPROM contents to the specific channel number supported for each
4642 * band.
4643 *
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004644 * For example, iwl3945_priv->eeprom.band_3_channels[4] from the band_3
Zhu Yib481de92007-09-25 17:54:57 -07004645 * definition below maps to physical channel 42 in the 5.2GHz spectrum.
4646 * The specific geography and calibration information for that channel
4647 * is contained in the eeprom map itself.
4648 *
4649 * During init, we copy the eeprom information and channel map
4650 * information into priv->channel_info_24/52 and priv->channel_map_24/52
4651 *
4652 * channel_map_24/52 provides the index in the channel_info array for a
4653 * given channel. We have to have two separate maps as there is channel
4654 * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
4655 * band_2
4656 *
4657 * A value of 0xff stored in the channel_map indicates that the channel
4658 * is not supported by the hardware at all.
4659 *
4660 * A value of 0xfe in the channel_map indicates that the channel is not
4661 * valid for Tx with the current hardware. This means that
4662 * while the system can tune and receive on a given channel, it may not
4663 * be able to associate or transmit any frames on that
4664 * channel. There is no corresponding channel information for that
4665 * entry.
4666 *
4667 *********************************************************************/
4668
4669/* 2.4 GHz */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004670static const u8 iwl3945_eeprom_band_1[14] = {
Zhu Yib481de92007-09-25 17:54:57 -07004671 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
4672};
4673
4674/* 5.2 GHz bands */
Ben Cahill9fbab512007-11-29 11:09:47 +08004675static const u8 iwl3945_eeprom_band_2[] = { /* 4915-5080MHz */
Zhu Yib481de92007-09-25 17:54:57 -07004676 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
4677};
4678
Ben Cahill9fbab512007-11-29 11:09:47 +08004679static const u8 iwl3945_eeprom_band_3[] = { /* 5170-5320MHz */
Zhu Yib481de92007-09-25 17:54:57 -07004680 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
4681};
4682
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004683static const u8 iwl3945_eeprom_band_4[] = { /* 5500-5700MHz */
Zhu Yib481de92007-09-25 17:54:57 -07004684 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
4685};
4686
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004687static const u8 iwl3945_eeprom_band_5[] = { /* 5725-5825MHz */
Zhu Yib481de92007-09-25 17:54:57 -07004688 145, 149, 153, 157, 161, 165
4689};
4690
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004691static void iwl3945_init_band_reference(const struct iwl3945_priv *priv, int band,
Zhu Yib481de92007-09-25 17:54:57 -07004692 int *eeprom_ch_count,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004693 const struct iwl3945_eeprom_channel
Zhu Yib481de92007-09-25 17:54:57 -07004694 **eeprom_ch_info,
4695 const u8 **eeprom_ch_index)
4696{
4697 switch (band) {
4698 case 1: /* 2.4GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004699 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_1);
Zhu Yib481de92007-09-25 17:54:57 -07004700 *eeprom_ch_info = priv->eeprom.band_1_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004701 *eeprom_ch_index = iwl3945_eeprom_band_1;
Zhu Yib481de92007-09-25 17:54:57 -07004702 break;
Ben Cahill9fbab512007-11-29 11:09:47 +08004703 case 2: /* 4.9GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004704 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_2);
Zhu Yib481de92007-09-25 17:54:57 -07004705 *eeprom_ch_info = priv->eeprom.band_2_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004706 *eeprom_ch_index = iwl3945_eeprom_band_2;
Zhu Yib481de92007-09-25 17:54:57 -07004707 break;
4708 case 3: /* 5.2GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004709 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_3);
Zhu Yib481de92007-09-25 17:54:57 -07004710 *eeprom_ch_info = priv->eeprom.band_3_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004711 *eeprom_ch_index = iwl3945_eeprom_band_3;
Zhu Yib481de92007-09-25 17:54:57 -07004712 break;
Ben Cahill9fbab512007-11-29 11:09:47 +08004713 case 4: /* 5.5GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004714 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_4);
Zhu Yib481de92007-09-25 17:54:57 -07004715 *eeprom_ch_info = priv->eeprom.band_4_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004716 *eeprom_ch_index = iwl3945_eeprom_band_4;
Zhu Yib481de92007-09-25 17:54:57 -07004717 break;
Ben Cahill9fbab512007-11-29 11:09:47 +08004718 case 5: /* 5.7GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004719 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_5);
Zhu Yib481de92007-09-25 17:54:57 -07004720 *eeprom_ch_info = priv->eeprom.band_5_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004721 *eeprom_ch_index = iwl3945_eeprom_band_5;
Zhu Yib481de92007-09-25 17:54:57 -07004722 break;
4723 default:
4724 BUG();
4725 return;
4726 }
4727}
4728
Cahill, Ben M6440adb2007-11-29 11:09:55 +08004729/**
4730 * iwl3945_get_channel_info - Find driver's private channel info
4731 *
4732 * Based on band and channel number.
4733 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004734const struct iwl3945_channel_info *iwl3945_get_channel_info(const struct iwl3945_priv *priv,
Johannes Berg8318d782008-01-24 19:38:38 +01004735 enum ieee80211_band band, u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -07004736{
4737 int i;
4738
Johannes Berg8318d782008-01-24 19:38:38 +01004739 switch (band) {
4740 case IEEE80211_BAND_5GHZ:
Zhu Yib481de92007-09-25 17:54:57 -07004741 for (i = 14; i < priv->channel_count; i++) {
4742 if (priv->channel_info[i].channel == channel)
4743 return &priv->channel_info[i];
4744 }
4745 break;
4746
Johannes Berg8318d782008-01-24 19:38:38 +01004747 case IEEE80211_BAND_2GHZ:
Zhu Yib481de92007-09-25 17:54:57 -07004748 if (channel >= 1 && channel <= 14)
4749 return &priv->channel_info[channel - 1];
4750 break;
Johannes Berg8318d782008-01-24 19:38:38 +01004751 case IEEE80211_NUM_BANDS:
4752 WARN_ON(1);
Zhu Yib481de92007-09-25 17:54:57 -07004753 }
4754
4755 return NULL;
4756}
4757
4758#define CHECK_AND_PRINT(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
4759 ? # x " " : "")
4760
Cahill, Ben M6440adb2007-11-29 11:09:55 +08004761/**
4762 * iwl3945_init_channel_map - Set up driver's info for all possible channels
4763 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004764static int iwl3945_init_channel_map(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004765{
4766 int eeprom_ch_count = 0;
4767 const u8 *eeprom_ch_index = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004768 const struct iwl3945_eeprom_channel *eeprom_ch_info = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07004769 int band, ch;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004770 struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07004771
4772 if (priv->channel_count) {
4773 IWL_DEBUG_INFO("Channel map already initialized.\n");
4774 return 0;
4775 }
4776
4777 if (priv->eeprom.version < 0x2f) {
4778 IWL_WARNING("Unsupported EEPROM version: 0x%04X\n",
4779 priv->eeprom.version);
4780 return -EINVAL;
4781 }
4782
4783 IWL_DEBUG_INFO("Initializing regulatory info from EEPROM\n");
4784
4785 priv->channel_count =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004786 ARRAY_SIZE(iwl3945_eeprom_band_1) +
4787 ARRAY_SIZE(iwl3945_eeprom_band_2) +
4788 ARRAY_SIZE(iwl3945_eeprom_band_3) +
4789 ARRAY_SIZE(iwl3945_eeprom_band_4) +
4790 ARRAY_SIZE(iwl3945_eeprom_band_5);
Zhu Yib481de92007-09-25 17:54:57 -07004791
4792 IWL_DEBUG_INFO("Parsing data for %d channels.\n", priv->channel_count);
4793
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004794 priv->channel_info = kzalloc(sizeof(struct iwl3945_channel_info) *
Zhu Yib481de92007-09-25 17:54:57 -07004795 priv->channel_count, GFP_KERNEL);
4796 if (!priv->channel_info) {
4797 IWL_ERROR("Could not allocate channel_info\n");
4798 priv->channel_count = 0;
4799 return -ENOMEM;
4800 }
4801
4802 ch_info = priv->channel_info;
4803
4804 /* Loop through the 5 EEPROM bands adding them in order to the
4805 * channel map we maintain (that contains additional information than
4806 * what just in the EEPROM) */
4807 for (band = 1; band <= 5; band++) {
4808
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004809 iwl3945_init_band_reference(priv, band, &eeprom_ch_count,
Zhu Yib481de92007-09-25 17:54:57 -07004810 &eeprom_ch_info, &eeprom_ch_index);
4811
4812 /* Loop through each band adding each of the channels */
4813 for (ch = 0; ch < eeprom_ch_count; ch++) {
4814 ch_info->channel = eeprom_ch_index[ch];
Johannes Berg8318d782008-01-24 19:38:38 +01004815 ch_info->band = (band == 1) ? IEEE80211_BAND_2GHZ :
4816 IEEE80211_BAND_5GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07004817
4818 /* permanently store EEPROM's channel regulatory flags
4819 * and max power in channel info database. */
4820 ch_info->eeprom = eeprom_ch_info[ch];
4821
4822 /* Copy the run-time flags so they are there even on
4823 * invalid channels */
4824 ch_info->flags = eeprom_ch_info[ch].flags;
4825
4826 if (!(is_channel_valid(ch_info))) {
4827 IWL_DEBUG_INFO("Ch. %d Flags %x [%sGHz] - "
4828 "No traffic\n",
4829 ch_info->channel,
4830 ch_info->flags,
4831 is_channel_a_band(ch_info) ?
4832 "5.2" : "2.4");
4833 ch_info++;
4834 continue;
4835 }
4836
4837 /* Initialize regulatory-based run-time data */
4838 ch_info->max_power_avg = ch_info->curr_txpow =
4839 eeprom_ch_info[ch].max_power_avg;
4840 ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
4841 ch_info->min_power = 0;
4842
Tomas Winkler8211ef72008-03-02 01:36:04 +02004843 IWL_DEBUG_INFO("Ch. %d [%sGHz] %s%s%s%s%s%s%s(0x%02x"
Zhu Yib481de92007-09-25 17:54:57 -07004844 " %ddBm): Ad-Hoc %ssupported\n",
4845 ch_info->channel,
4846 is_channel_a_band(ch_info) ?
4847 "5.2" : "2.4",
Tomas Winkler8211ef72008-03-02 01:36:04 +02004848 CHECK_AND_PRINT(VALID),
Zhu Yib481de92007-09-25 17:54:57 -07004849 CHECK_AND_PRINT(IBSS),
4850 CHECK_AND_PRINT(ACTIVE),
4851 CHECK_AND_PRINT(RADAR),
4852 CHECK_AND_PRINT(WIDE),
4853 CHECK_AND_PRINT(NARROW),
4854 CHECK_AND_PRINT(DFS),
4855 eeprom_ch_info[ch].flags,
4856 eeprom_ch_info[ch].max_power_avg,
4857 ((eeprom_ch_info[ch].
4858 flags & EEPROM_CHANNEL_IBSS)
4859 && !(eeprom_ch_info[ch].
4860 flags & EEPROM_CHANNEL_RADAR))
4861 ? "" : "not ");
4862
4863 /* Set the user_txpower_limit to the highest power
4864 * supported by any channel */
4865 if (eeprom_ch_info[ch].max_power_avg >
4866 priv->user_txpower_limit)
4867 priv->user_txpower_limit =
4868 eeprom_ch_info[ch].max_power_avg;
4869
4870 ch_info++;
4871 }
4872 }
4873
Cahill, Ben M6440adb2007-11-29 11:09:55 +08004874 /* Set up txpower settings in driver for all channels */
Zhu Yib481de92007-09-25 17:54:57 -07004875 if (iwl3945_txpower_set_from_eeprom(priv))
4876 return -EIO;
4877
4878 return 0;
4879}
4880
Reinette Chatre849e0dc2008-01-23 10:15:18 -08004881/*
4882 * iwl3945_free_channel_map - undo allocations in iwl3945_init_channel_map
4883 */
4884static void iwl3945_free_channel_map(struct iwl3945_priv *priv)
4885{
4886 kfree(priv->channel_info);
4887 priv->channel_count = 0;
4888}
4889
Zhu Yib481de92007-09-25 17:54:57 -07004890/* For active scan, listen ACTIVE_DWELL_TIME (msec) on each channel after
4891 * sending probe req. This should be set long enough to hear probe responses
4892 * from more than one AP. */
4893#define IWL_ACTIVE_DWELL_TIME_24 (20) /* all times in msec */
4894#define IWL_ACTIVE_DWELL_TIME_52 (10)
4895
4896/* For faster active scanning, scan will move to the next channel if fewer than
4897 * PLCP_QUIET_THRESH packets are heard on this channel within
4898 * ACTIVE_QUIET_TIME after sending probe request. This shortens the dwell
4899 * time if it's a quiet channel (nothing responded to our probe, and there's
4900 * no other traffic).
4901 * Disable "quiet" feature by setting PLCP_QUIET_THRESH to 0. */
4902#define IWL_PLCP_QUIET_THRESH __constant_cpu_to_le16(1) /* packets */
4903#define IWL_ACTIVE_QUIET_TIME __constant_cpu_to_le16(5) /* msec */
4904
4905/* For passive scan, listen PASSIVE_DWELL_TIME (msec) on each channel.
4906 * Must be set longer than active dwell time.
4907 * For the most reliable scan, set > AP beacon interval (typically 100msec). */
4908#define IWL_PASSIVE_DWELL_TIME_24 (20) /* all times in msec */
4909#define IWL_PASSIVE_DWELL_TIME_52 (10)
4910#define IWL_PASSIVE_DWELL_BASE (100)
4911#define IWL_CHANNEL_TUNE_TIME 5
4912
Johannes Berg8318d782008-01-24 19:38:38 +01004913static inline u16 iwl3945_get_active_dwell_time(struct iwl3945_priv *priv,
4914 enum ieee80211_band band)
Zhu Yib481de92007-09-25 17:54:57 -07004915{
Johannes Berg8318d782008-01-24 19:38:38 +01004916 if (band == IEEE80211_BAND_5GHZ)
Zhu Yib481de92007-09-25 17:54:57 -07004917 return IWL_ACTIVE_DWELL_TIME_52;
4918 else
4919 return IWL_ACTIVE_DWELL_TIME_24;
4920}
4921
Johannes Berg8318d782008-01-24 19:38:38 +01004922static u16 iwl3945_get_passive_dwell_time(struct iwl3945_priv *priv,
4923 enum ieee80211_band band)
Zhu Yib481de92007-09-25 17:54:57 -07004924{
Johannes Berg8318d782008-01-24 19:38:38 +01004925 u16 active = iwl3945_get_active_dwell_time(priv, band);
4926 u16 passive = (band == IEEE80211_BAND_2GHZ) ?
Zhu Yib481de92007-09-25 17:54:57 -07004927 IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_24 :
4928 IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_52;
4929
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004930 if (iwl3945_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07004931 /* If we're associated, we clamp the maximum passive
4932 * dwell time to be 98% of the beacon interval (minus
4933 * 2 * channel tune time) */
4934 passive = priv->beacon_int;
4935 if ((passive > IWL_PASSIVE_DWELL_BASE) || !passive)
4936 passive = IWL_PASSIVE_DWELL_BASE;
4937 passive = (passive * 98) / 100 - IWL_CHANNEL_TUNE_TIME * 2;
4938 }
4939
4940 if (passive <= active)
4941 passive = active + 1;
4942
4943 return passive;
4944}
4945
Johannes Berg8318d782008-01-24 19:38:38 +01004946static int iwl3945_get_channels_for_scan(struct iwl3945_priv *priv,
4947 enum ieee80211_band band,
Zhu Yib481de92007-09-25 17:54:57 -07004948 u8 is_active, u8 direct_mask,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004949 struct iwl3945_scan_channel *scan_ch)
Zhu Yib481de92007-09-25 17:54:57 -07004950{
4951 const struct ieee80211_channel *channels = NULL;
Johannes Berg8318d782008-01-24 19:38:38 +01004952 const struct ieee80211_supported_band *sband;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004953 const struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07004954 u16 passive_dwell = 0;
4955 u16 active_dwell = 0;
4956 int added, i;
4957
Johannes Berg8318d782008-01-24 19:38:38 +01004958 sband = iwl3945_get_band(priv, band);
4959 if (!sband)
Zhu Yib481de92007-09-25 17:54:57 -07004960 return 0;
4961
Johannes Berg8318d782008-01-24 19:38:38 +01004962 channels = sband->channels;
Zhu Yib481de92007-09-25 17:54:57 -07004963
Johannes Berg8318d782008-01-24 19:38:38 +01004964 active_dwell = iwl3945_get_active_dwell_time(priv, band);
4965 passive_dwell = iwl3945_get_passive_dwell_time(priv, band);
Zhu Yib481de92007-09-25 17:54:57 -07004966
Johannes Berg8318d782008-01-24 19:38:38 +01004967 for (i = 0, added = 0; i < sband->n_channels; i++) {
Johannes Berg182e2e62008-04-04 10:41:56 +02004968 if (channels[i].flags & IEEE80211_CHAN_DISABLED)
4969 continue;
4970
Johannes Berg8318d782008-01-24 19:38:38 +01004971 if (channels[i].hw_value ==
Zhu Yib481de92007-09-25 17:54:57 -07004972 le16_to_cpu(priv->active_rxon.channel)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004973 if (iwl3945_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07004974 IWL_DEBUG_SCAN
4975 ("Skipping current channel %d\n",
4976 le16_to_cpu(priv->active_rxon.channel));
4977 continue;
4978 }
4979 } else if (priv->only_active_channel)
4980 continue;
4981
Johannes Berg8318d782008-01-24 19:38:38 +01004982 scan_ch->channel = channels[i].hw_value;
Zhu Yib481de92007-09-25 17:54:57 -07004983
Johannes Berg8318d782008-01-24 19:38:38 +01004984 ch_info = iwl3945_get_channel_info(priv, band, scan_ch->channel);
Zhu Yib481de92007-09-25 17:54:57 -07004985 if (!is_channel_valid(ch_info)) {
4986 IWL_DEBUG_SCAN("Channel %d is INVALID for this SKU.\n",
4987 scan_ch->channel);
4988 continue;
4989 }
4990
4991 if (!is_active || is_channel_passive(ch_info) ||
Johannes Berg8318d782008-01-24 19:38:38 +01004992 (channels[i].flags & IEEE80211_CHAN_PASSIVE_SCAN))
Zhu Yib481de92007-09-25 17:54:57 -07004993 scan_ch->type = 0; /* passive */
4994 else
4995 scan_ch->type = 1; /* active */
4996
4997 if (scan_ch->type & 1)
4998 scan_ch->type |= (direct_mask << 1);
4999
5000 if (is_channel_narrow(ch_info))
5001 scan_ch->type |= (1 << 7);
5002
5003 scan_ch->active_dwell = cpu_to_le16(active_dwell);
5004 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
5005
Ben Cahill9fbab512007-11-29 11:09:47 +08005006 /* Set txpower levels to defaults */
Zhu Yib481de92007-09-25 17:54:57 -07005007 scan_ch->tpc.dsp_atten = 110;
5008 /* scan_pwr_info->tpc.dsp_atten; */
5009
5010 /*scan_pwr_info->tpc.tx_gain; */
Johannes Berg8318d782008-01-24 19:38:38 +01005011 if (band == IEEE80211_BAND_5GHZ)
Zhu Yib481de92007-09-25 17:54:57 -07005012 scan_ch->tpc.tx_gain = ((1 << 5) | (3 << 3)) | 3;
5013 else {
5014 scan_ch->tpc.tx_gain = ((1 << 5) | (5 << 3));
5015 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
Ben Cahill9fbab512007-11-29 11:09:47 +08005016 * power level:
Reinette Chatre8a1b0242008-01-14 17:46:25 -08005017 * scan_ch->tpc.tx_gain = ((1 << 5) | (2 << 3)) | 3;
Zhu Yib481de92007-09-25 17:54:57 -07005018 */
5019 }
5020
5021 IWL_DEBUG_SCAN("Scanning %d [%s %d]\n",
5022 scan_ch->channel,
5023 (scan_ch->type & 1) ? "ACTIVE" : "PASSIVE",
5024 (scan_ch->type & 1) ?
5025 active_dwell : passive_dwell);
5026
5027 scan_ch++;
5028 added++;
5029 }
5030
5031 IWL_DEBUG_SCAN("total channels to scan %d \n", added);
5032 return added;
5033}
5034
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005035static void iwl3945_init_hw_rates(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07005036 struct ieee80211_rate *rates)
5037{
5038 int i;
5039
5040 for (i = 0; i < IWL_RATE_COUNT; i++) {
Johannes Berg8318d782008-01-24 19:38:38 +01005041 rates[i].bitrate = iwl3945_rates[i].ieee * 5;
5042 rates[i].hw_value = i; /* Rate scaling will work on indexes */
5043 rates[i].hw_value_short = i;
5044 rates[i].flags = 0;
5045 if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
Zhu Yib481de92007-09-25 17:54:57 -07005046 /*
Johannes Berg8318d782008-01-24 19:38:38 +01005047 * If CCK != 1M then set short preamble rate flag.
Zhu Yib481de92007-09-25 17:54:57 -07005048 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005049 rates[i].flags |= (iwl3945_rates[i].plcp == 10) ?
Johannes Berg8318d782008-01-24 19:38:38 +01005050 0 : IEEE80211_RATE_SHORT_PREAMBLE;
Zhu Yib481de92007-09-25 17:54:57 -07005051 }
Zhu Yib481de92007-09-25 17:54:57 -07005052 }
5053}
5054
5055/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005056 * iwl3945_init_geos - Initialize mac80211's geo/channel info based from eeprom
Zhu Yib481de92007-09-25 17:54:57 -07005057 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005058static int iwl3945_init_geos(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005059{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005060 struct iwl3945_channel_info *ch;
Tomas Winkler8211ef72008-03-02 01:36:04 +02005061 struct ieee80211_supported_band *sband;
Zhu Yib481de92007-09-25 17:54:57 -07005062 struct ieee80211_channel *channels;
5063 struct ieee80211_channel *geo_ch;
5064 struct ieee80211_rate *rates;
5065 int i = 0;
Zhu Yib481de92007-09-25 17:54:57 -07005066
Johannes Berg8318d782008-01-24 19:38:38 +01005067 if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
5068 priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
Zhu Yib481de92007-09-25 17:54:57 -07005069 IWL_DEBUG_INFO("Geography modes already initialized.\n");
5070 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
5071 return 0;
5072 }
5073
Zhu Yib481de92007-09-25 17:54:57 -07005074 channels = kzalloc(sizeof(struct ieee80211_channel) *
5075 priv->channel_count, GFP_KERNEL);
Johannes Berg8318d782008-01-24 19:38:38 +01005076 if (!channels)
Zhu Yib481de92007-09-25 17:54:57 -07005077 return -ENOMEM;
Zhu Yib481de92007-09-25 17:54:57 -07005078
Tomas Winkler8211ef72008-03-02 01:36:04 +02005079 rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
Zhu Yib481de92007-09-25 17:54:57 -07005080 GFP_KERNEL);
5081 if (!rates) {
Zhu Yib481de92007-09-25 17:54:57 -07005082 kfree(channels);
5083 return -ENOMEM;
5084 }
5085
Zhu Yib481de92007-09-25 17:54:57 -07005086 /* 5.2GHz channels start after the 2.4GHz channels */
Tomas Winkler8211ef72008-03-02 01:36:04 +02005087 sband = &priv->bands[IEEE80211_BAND_5GHZ];
5088 sband->channels = &channels[ARRAY_SIZE(iwl3945_eeprom_band_1)];
5089 /* just OFDM */
5090 sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
5091 sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
Zhu Yib481de92007-09-25 17:54:57 -07005092
Tomas Winkler8211ef72008-03-02 01:36:04 +02005093 sband = &priv->bands[IEEE80211_BAND_2GHZ];
5094 sband->channels = channels;
5095 /* OFDM & CCK */
5096 sband->bitrates = rates;
5097 sband->n_bitrates = IWL_RATE_COUNT;
Zhu Yib481de92007-09-25 17:54:57 -07005098
5099 priv->ieee_channels = channels;
5100 priv->ieee_rates = rates;
5101
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005102 iwl3945_init_hw_rates(priv, rates);
Zhu Yib481de92007-09-25 17:54:57 -07005103
Tomas Winkler8211ef72008-03-02 01:36:04 +02005104 for (i = 0; i < priv->channel_count; i++) {
Zhu Yib481de92007-09-25 17:54:57 -07005105 ch = &priv->channel_info[i];
5106
Tomas Winkler8211ef72008-03-02 01:36:04 +02005107 /* FIXME: might be removed if scan is OK*/
5108 if (!is_channel_valid(ch))
Zhu Yib481de92007-09-25 17:54:57 -07005109 continue;
Zhu Yib481de92007-09-25 17:54:57 -07005110
5111 if (is_channel_a_band(ch))
Tomas Winkler8211ef72008-03-02 01:36:04 +02005112 sband = &priv->bands[IEEE80211_BAND_5GHZ];
Johannes Berg8318d782008-01-24 19:38:38 +01005113 else
Tomas Winkler8211ef72008-03-02 01:36:04 +02005114 sband = &priv->bands[IEEE80211_BAND_2GHZ];
Zhu Yib481de92007-09-25 17:54:57 -07005115
Tomas Winkler8211ef72008-03-02 01:36:04 +02005116 geo_ch = &sband->channels[sband->n_channels++];
5117
5118 geo_ch->center_freq = ieee80211_channel_to_frequency(ch->channel);
Johannes Berg8318d782008-01-24 19:38:38 +01005119 geo_ch->max_power = ch->max_power_avg;
5120 geo_ch->max_antenna_gain = 0xff;
Mohamed Abbas7b723042008-01-31 21:46:40 -08005121 geo_ch->hw_value = ch->channel;
Zhu Yib481de92007-09-25 17:54:57 -07005122
5123 if (is_channel_valid(ch)) {
Johannes Berg8318d782008-01-24 19:38:38 +01005124 if (!(ch->flags & EEPROM_CHANNEL_IBSS))
5125 geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
Zhu Yib481de92007-09-25 17:54:57 -07005126
Johannes Berg8318d782008-01-24 19:38:38 +01005127 if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
5128 geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
Zhu Yib481de92007-09-25 17:54:57 -07005129
5130 if (ch->flags & EEPROM_CHANNEL_RADAR)
Johannes Berg8318d782008-01-24 19:38:38 +01005131 geo_ch->flags |= IEEE80211_CHAN_RADAR;
Zhu Yib481de92007-09-25 17:54:57 -07005132
5133 if (ch->max_power_avg > priv->max_channel_txpower_limit)
5134 priv->max_channel_txpower_limit =
5135 ch->max_power_avg;
Tomas Winkler8211ef72008-03-02 01:36:04 +02005136 } else {
Johannes Berg8318d782008-01-24 19:38:38 +01005137 geo_ch->flags |= IEEE80211_CHAN_DISABLED;
Tomas Winkler8211ef72008-03-02 01:36:04 +02005138 }
5139
5140 /* Save flags for reg domain usage */
5141 geo_ch->orig_flags = geo_ch->flags;
5142
5143 IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0%X\n",
5144 ch->channel, geo_ch->center_freq,
5145 is_channel_a_band(ch) ? "5.2" : "2.4",
5146 geo_ch->flags & IEEE80211_CHAN_DISABLED ?
5147 "restricted" : "valid",
5148 geo_ch->flags);
Zhu Yib481de92007-09-25 17:54:57 -07005149 }
5150
Tomas Winkler82b9a122008-03-04 18:09:30 -08005151 if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
5152 priv->cfg->sku & IWL_SKU_A) {
Zhu Yib481de92007-09-25 17:54:57 -07005153 printk(KERN_INFO DRV_NAME
5154 ": Incorrectly detected BG card as ABG. Please send "
5155 "your PCI ID 0x%04X:0x%04X to maintainer.\n",
5156 priv->pci_dev->device, priv->pci_dev->subsystem_device);
Tomas Winkler82b9a122008-03-04 18:09:30 -08005157 priv->cfg->sku &= ~IWL_SKU_A;
Zhu Yib481de92007-09-25 17:54:57 -07005158 }
5159
5160 printk(KERN_INFO DRV_NAME
5161 ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
Johannes Berg8318d782008-01-24 19:38:38 +01005162 priv->bands[IEEE80211_BAND_2GHZ].n_channels,
5163 priv->bands[IEEE80211_BAND_5GHZ].n_channels);
Zhu Yib481de92007-09-25 17:54:57 -07005164
John W. Linvillee0e0a672008-03-25 15:58:40 -04005165 if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
5166 priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
5167 &priv->bands[IEEE80211_BAND_2GHZ];
5168 if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
5169 priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
5170 &priv->bands[IEEE80211_BAND_5GHZ];
Zhu Yib481de92007-09-25 17:54:57 -07005171
Zhu Yib481de92007-09-25 17:54:57 -07005172 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
5173
5174 return 0;
5175}
5176
Reinette Chatre849e0dc2008-01-23 10:15:18 -08005177/*
5178 * iwl3945_free_geos - undo allocations in iwl3945_init_geos
5179 */
5180static void iwl3945_free_geos(struct iwl3945_priv *priv)
5181{
Reinette Chatre849e0dc2008-01-23 10:15:18 -08005182 kfree(priv->ieee_channels);
5183 kfree(priv->ieee_rates);
5184 clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
5185}
5186
Zhu Yib481de92007-09-25 17:54:57 -07005187/******************************************************************************
5188 *
5189 * uCode download functions
5190 *
5191 ******************************************************************************/
5192
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005193static void iwl3945_dealloc_ucode_pci(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005194{
Tomas Winkler98c92212008-01-14 17:46:20 -08005195 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
5196 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
5197 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
5198 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
5199 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
5200 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
Zhu Yib481de92007-09-25 17:54:57 -07005201}
5202
5203/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005204 * iwl3945_verify_inst_full - verify runtime uCode image in card vs. host,
Zhu Yib481de92007-09-25 17:54:57 -07005205 * looking at all data.
5206 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005207static int iwl3945_verify_inst_full(struct iwl3945_priv *priv, __le32 * image, u32 len)
Zhu Yib481de92007-09-25 17:54:57 -07005208{
5209 u32 val;
5210 u32 save_len = len;
5211 int rc = 0;
5212 u32 errcnt;
5213
5214 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
5215
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005216 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005217 if (rc)
5218 return rc;
5219
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005220 iwl3945_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
Zhu Yib481de92007-09-25 17:54:57 -07005221
5222 errcnt = 0;
5223 for (; len > 0; len -= sizeof(u32), image++) {
5224 /* read data comes through single port, auto-incr addr */
5225 /* NOTE: Use the debugless read so we don't flood kernel log
5226 * if IWL_DL_IO is set */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005227 val = _iwl3945_read_direct32(priv, HBUS_TARG_MEM_RDAT);
Zhu Yib481de92007-09-25 17:54:57 -07005228 if (val != le32_to_cpu(*image)) {
5229 IWL_ERROR("uCode INST section is invalid at "
5230 "offset 0x%x, is 0x%x, s/b 0x%x\n",
5231 save_len - len, val, le32_to_cpu(*image));
5232 rc = -EIO;
5233 errcnt++;
5234 if (errcnt >= 20)
5235 break;
5236 }
5237 }
5238
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005239 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005240
5241 if (!errcnt)
Ian Schrambc434dd2007-10-25 17:15:29 +08005242 IWL_DEBUG_INFO("ucode image in INSTRUCTION memory is good\n");
Zhu Yib481de92007-09-25 17:54:57 -07005243
5244 return rc;
5245}
5246
5247
5248/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005249 * iwl3945_verify_inst_sparse - verify runtime uCode image in card vs. host,
Zhu Yib481de92007-09-25 17:54:57 -07005250 * using sample data 100 bytes apart. If these sample points are good,
5251 * it's a pretty good bet that everything between them is good, too.
5252 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005253static int iwl3945_verify_inst_sparse(struct iwl3945_priv *priv, __le32 *image, u32 len)
Zhu Yib481de92007-09-25 17:54:57 -07005254{
5255 u32 val;
5256 int rc = 0;
5257 u32 errcnt = 0;
5258 u32 i;
5259
5260 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
5261
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005262 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005263 if (rc)
5264 return rc;
5265
5266 for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
5267 /* read data comes through single port, auto-incr addr */
5268 /* NOTE: Use the debugless read so we don't flood kernel log
5269 * if IWL_DL_IO is set */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005270 iwl3945_write_direct32(priv, HBUS_TARG_MEM_RADDR,
Zhu Yib481de92007-09-25 17:54:57 -07005271 i + RTC_INST_LOWER_BOUND);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005272 val = _iwl3945_read_direct32(priv, HBUS_TARG_MEM_RDAT);
Zhu Yib481de92007-09-25 17:54:57 -07005273 if (val != le32_to_cpu(*image)) {
5274#if 0 /* Enable this if you want to see details */
5275 IWL_ERROR("uCode INST section is invalid at "
5276 "offset 0x%x, is 0x%x, s/b 0x%x\n",
5277 i, val, *image);
5278#endif
5279 rc = -EIO;
5280 errcnt++;
5281 if (errcnt >= 3)
5282 break;
5283 }
5284 }
5285
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005286 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005287
5288 return rc;
5289}
5290
5291
5292/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005293 * iwl3945_verify_ucode - determine which instruction image is in SRAM,
Zhu Yib481de92007-09-25 17:54:57 -07005294 * and verify its contents
5295 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005296static int iwl3945_verify_ucode(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005297{
5298 __le32 *image;
5299 u32 len;
5300 int rc = 0;
5301
5302 /* Try bootstrap */
5303 image = (__le32 *)priv->ucode_boot.v_addr;
5304 len = priv->ucode_boot.len;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005305 rc = iwl3945_verify_inst_sparse(priv, image, len);
Zhu Yib481de92007-09-25 17:54:57 -07005306 if (rc == 0) {
5307 IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
5308 return 0;
5309 }
5310
5311 /* Try initialize */
5312 image = (__le32 *)priv->ucode_init.v_addr;
5313 len = priv->ucode_init.len;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005314 rc = iwl3945_verify_inst_sparse(priv, image, len);
Zhu Yib481de92007-09-25 17:54:57 -07005315 if (rc == 0) {
5316 IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
5317 return 0;
5318 }
5319
5320 /* Try runtime/protocol */
5321 image = (__le32 *)priv->ucode_code.v_addr;
5322 len = priv->ucode_code.len;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005323 rc = iwl3945_verify_inst_sparse(priv, image, len);
Zhu Yib481de92007-09-25 17:54:57 -07005324 if (rc == 0) {
5325 IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
5326 return 0;
5327 }
5328
5329 IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
5330
Ben Cahill9fbab512007-11-29 11:09:47 +08005331 /* Since nothing seems to match, show first several data entries in
5332 * instruction SRAM, so maybe visual inspection will give a clue.
5333 * Selection of bootstrap image (vs. other images) is arbitrary. */
Zhu Yib481de92007-09-25 17:54:57 -07005334 image = (__le32 *)priv->ucode_boot.v_addr;
5335 len = priv->ucode_boot.len;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005336 rc = iwl3945_verify_inst_full(priv, image, len);
Zhu Yib481de92007-09-25 17:54:57 -07005337
5338 return rc;
5339}
5340
5341
5342/* check contents of special bootstrap uCode SRAM */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005343static int iwl3945_verify_bsm(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005344{
5345 __le32 *image = priv->ucode_boot.v_addr;
5346 u32 len = priv->ucode_boot.len;
5347 u32 reg;
5348 u32 val;
5349
5350 IWL_DEBUG_INFO("Begin verify bsm\n");
5351
5352 /* verify BSM SRAM contents */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005353 val = iwl3945_read_prph(priv, BSM_WR_DWCOUNT_REG);
Zhu Yib481de92007-09-25 17:54:57 -07005354 for (reg = BSM_SRAM_LOWER_BOUND;
5355 reg < BSM_SRAM_LOWER_BOUND + len;
5356 reg += sizeof(u32), image ++) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005357 val = iwl3945_read_prph(priv, reg);
Zhu Yib481de92007-09-25 17:54:57 -07005358 if (val != le32_to_cpu(*image)) {
5359 IWL_ERROR("BSM uCode verification failed at "
5360 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
5361 BSM_SRAM_LOWER_BOUND,
5362 reg - BSM_SRAM_LOWER_BOUND, len,
5363 val, le32_to_cpu(*image));
5364 return -EIO;
5365 }
5366 }
5367
5368 IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
5369
5370 return 0;
5371}
5372
5373/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005374 * iwl3945_load_bsm - Load bootstrap instructions
Zhu Yib481de92007-09-25 17:54:57 -07005375 *
5376 * BSM operation:
5377 *
5378 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
5379 * in special SRAM that does not power down during RFKILL. When powering back
5380 * up after power-saving sleeps (or during initial uCode load), the BSM loads
5381 * the bootstrap program into the on-board processor, and starts it.
5382 *
5383 * The bootstrap program loads (via DMA) instructions and data for a new
5384 * program from host DRAM locations indicated by the host driver in the
5385 * BSM_DRAM_* registers. Once the new program is loaded, it starts
5386 * automatically.
5387 *
5388 * When initializing the NIC, the host driver points the BSM to the
5389 * "initialize" uCode image. This uCode sets up some internal data, then
5390 * notifies host via "initialize alive" that it is complete.
5391 *
5392 * The host then replaces the BSM_DRAM_* pointer values to point to the
5393 * normal runtime uCode instructions and a backup uCode data cache buffer
5394 * (filled initially with starting data values for the on-board processor),
5395 * then triggers the "initialize" uCode to load and launch the runtime uCode,
5396 * which begins normal operation.
5397 *
5398 * When doing a power-save shutdown, runtime uCode saves data SRAM into
5399 * the backup data cache in DRAM before SRAM is powered down.
5400 *
5401 * When powering back up, the BSM loads the bootstrap program. This reloads
5402 * the runtime uCode instructions and the backup data cache into SRAM,
5403 * and re-launches the runtime uCode from where it left off.
5404 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005405static int iwl3945_load_bsm(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005406{
5407 __le32 *image = priv->ucode_boot.v_addr;
5408 u32 len = priv->ucode_boot.len;
5409 dma_addr_t pinst;
5410 dma_addr_t pdata;
5411 u32 inst_len;
5412 u32 data_len;
5413 int rc;
5414 int i;
5415 u32 done;
5416 u32 reg_offset;
5417
5418 IWL_DEBUG_INFO("Begin load bsm\n");
5419
5420 /* make sure bootstrap program is no larger than BSM's SRAM size */
5421 if (len > IWL_MAX_BSM_SIZE)
5422 return -EINVAL;
5423
5424 /* Tell bootstrap uCode where to find the "Initialize" uCode
Ben Cahill9fbab512007-11-29 11:09:47 +08005425 * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005426 * NOTE: iwl3945_initialize_alive_start() will replace these values,
Zhu Yib481de92007-09-25 17:54:57 -07005427 * after the "initialize" uCode has run, to point to
5428 * runtime/protocol instructions and backup data cache. */
5429 pinst = priv->ucode_init.p_addr;
5430 pdata = priv->ucode_init_data.p_addr;
5431 inst_len = priv->ucode_init.len;
5432 data_len = priv->ucode_init_data.len;
5433
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005434 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005435 if (rc)
5436 return rc;
5437
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005438 iwl3945_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
5439 iwl3945_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
5440 iwl3945_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
5441 iwl3945_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
Zhu Yib481de92007-09-25 17:54:57 -07005442
5443 /* Fill BSM memory with bootstrap instructions */
5444 for (reg_offset = BSM_SRAM_LOWER_BOUND;
5445 reg_offset < BSM_SRAM_LOWER_BOUND + len;
5446 reg_offset += sizeof(u32), image++)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005447 _iwl3945_write_prph(priv, reg_offset,
Zhu Yib481de92007-09-25 17:54:57 -07005448 le32_to_cpu(*image));
5449
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005450 rc = iwl3945_verify_bsm(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005451 if (rc) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005452 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005453 return rc;
5454 }
5455
5456 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005457 iwl3945_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
5458 iwl3945_write_prph(priv, BSM_WR_MEM_DST_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005459 RTC_INST_LOWER_BOUND);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005460 iwl3945_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07005461
5462 /* Load bootstrap code into instruction SRAM now,
5463 * to prepare to load "initialize" uCode */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005464 iwl3945_write_prph(priv, BSM_WR_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005465 BSM_WR_CTRL_REG_BIT_START);
5466
5467 /* Wait for load of bootstrap uCode to finish */
5468 for (i = 0; i < 100; i++) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005469 done = iwl3945_read_prph(priv, BSM_WR_CTRL_REG);
Zhu Yib481de92007-09-25 17:54:57 -07005470 if (!(done & BSM_WR_CTRL_REG_BIT_START))
5471 break;
5472 udelay(10);
5473 }
5474 if (i < 100)
5475 IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
5476 else {
5477 IWL_ERROR("BSM write did not complete!\n");
5478 return -EIO;
5479 }
5480
5481 /* Enable future boot loads whenever power management unit triggers it
5482 * (e.g. when powering back up after power-save shutdown) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005483 iwl3945_write_prph(priv, BSM_WR_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005484 BSM_WR_CTRL_REG_BIT_START_EN);
5485
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005486 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005487
5488 return 0;
5489}
5490
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005491static void iwl3945_nic_start(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005492{
5493 /* Remove all resets to allow NIC to operate */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005494 iwl3945_write32(priv, CSR_RESET, 0);
Zhu Yib481de92007-09-25 17:54:57 -07005495}
5496
5497/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005498 * iwl3945_read_ucode - Read uCode images from disk file.
Zhu Yib481de92007-09-25 17:54:57 -07005499 *
5500 * Copy into buffers for card to fetch via bus-mastering
5501 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005502static int iwl3945_read_ucode(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005503{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005504 struct iwl3945_ucode *ucode;
Tomas Winkler90e759d2007-11-29 11:09:41 +08005505 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -07005506 const struct firmware *ucode_raw;
5507 /* firmware file name contains uCode/driver compatibility version */
Tomas Winkler4bf775c2008-03-04 18:09:31 -08005508 const char *name = priv->cfg->fw_name;
Zhu Yib481de92007-09-25 17:54:57 -07005509 u8 *src;
5510 size_t len;
5511 u32 ver, inst_size, data_size, init_size, init_data_size, boot_size;
5512
5513 /* Ask kernel firmware_class module to get the boot firmware off disk.
5514 * request_firmware() is synchronous, file is in memory on return. */
Tomas Winkler90e759d2007-11-29 11:09:41 +08005515 ret = request_firmware(&ucode_raw, name, &priv->pci_dev->dev);
5516 if (ret < 0) {
5517 IWL_ERROR("%s firmware file req failed: Reason %d\n",
5518 name, ret);
Zhu Yib481de92007-09-25 17:54:57 -07005519 goto error;
5520 }
5521
5522 IWL_DEBUG_INFO("Got firmware '%s' file (%zd bytes) from disk\n",
5523 name, ucode_raw->size);
5524
5525 /* Make sure that we got at least our header! */
5526 if (ucode_raw->size < sizeof(*ucode)) {
5527 IWL_ERROR("File size way too small!\n");
Tomas Winkler90e759d2007-11-29 11:09:41 +08005528 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005529 goto err_release;
5530 }
5531
5532 /* Data from ucode file: header followed by uCode images */
5533 ucode = (void *)ucode_raw->data;
5534
5535 ver = le32_to_cpu(ucode->ver);
5536 inst_size = le32_to_cpu(ucode->inst_size);
5537 data_size = le32_to_cpu(ucode->data_size);
5538 init_size = le32_to_cpu(ucode->init_size);
5539 init_data_size = le32_to_cpu(ucode->init_data_size);
5540 boot_size = le32_to_cpu(ucode->boot_size);
5541
5542 IWL_DEBUG_INFO("f/w package hdr ucode version = 0x%x\n", ver);
Ian Schrambc434dd2007-10-25 17:15:29 +08005543 IWL_DEBUG_INFO("f/w package hdr runtime inst size = %u\n", inst_size);
5544 IWL_DEBUG_INFO("f/w package hdr runtime data size = %u\n", data_size);
5545 IWL_DEBUG_INFO("f/w package hdr init inst size = %u\n", init_size);
5546 IWL_DEBUG_INFO("f/w package hdr init data size = %u\n", init_data_size);
5547 IWL_DEBUG_INFO("f/w package hdr boot inst size = %u\n", boot_size);
Zhu Yib481de92007-09-25 17:54:57 -07005548
5549 /* Verify size of file vs. image size info in file's header */
5550 if (ucode_raw->size < sizeof(*ucode) +
5551 inst_size + data_size + init_size +
5552 init_data_size + boot_size) {
5553
5554 IWL_DEBUG_INFO("uCode file size %d too small\n",
5555 (int)ucode_raw->size);
Tomas Winkler90e759d2007-11-29 11:09:41 +08005556 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005557 goto err_release;
5558 }
5559
5560 /* Verify that uCode images will fit in card's SRAM */
5561 if (inst_size > IWL_MAX_INST_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005562 IWL_DEBUG_INFO("uCode instr len %d too large to fit in\n",
5563 inst_size);
5564 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005565 goto err_release;
5566 }
5567
5568 if (data_size > IWL_MAX_DATA_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005569 IWL_DEBUG_INFO("uCode data len %d too large to fit in\n",
5570 data_size);
5571 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005572 goto err_release;
5573 }
5574 if (init_size > IWL_MAX_INST_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005575 IWL_DEBUG_INFO("uCode init instr len %d too large to fit in\n",
5576 init_size);
5577 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005578 goto err_release;
5579 }
5580 if (init_data_size > IWL_MAX_DATA_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005581 IWL_DEBUG_INFO("uCode init data len %d too large to fit in\n",
5582 init_data_size);
5583 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005584 goto err_release;
5585 }
5586 if (boot_size > IWL_MAX_BSM_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005587 IWL_DEBUG_INFO("uCode boot instr len %d too large to fit in\n",
5588 boot_size);
5589 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005590 goto err_release;
5591 }
5592
5593 /* Allocate ucode buffers for card's bus-master loading ... */
5594
5595 /* Runtime instructions and 2 copies of data:
5596 * 1) unmodified from disk
5597 * 2) backup cache for save/restore during power-downs */
5598 priv->ucode_code.len = inst_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005599 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
Zhu Yib481de92007-09-25 17:54:57 -07005600
5601 priv->ucode_data.len = data_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005602 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
Zhu Yib481de92007-09-25 17:54:57 -07005603
5604 priv->ucode_data_backup.len = data_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005605 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
Zhu Yib481de92007-09-25 17:54:57 -07005606
5607 if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
Tomas Winkler90e759d2007-11-29 11:09:41 +08005608 !priv->ucode_data_backup.v_addr)
Zhu Yib481de92007-09-25 17:54:57 -07005609 goto err_pci_alloc;
5610
Tomas Winkler90e759d2007-11-29 11:09:41 +08005611 /* Initialization instructions and data */
5612 if (init_size && init_data_size) {
5613 priv->ucode_init.len = init_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005614 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
Tomas Winkler90e759d2007-11-29 11:09:41 +08005615
5616 priv->ucode_init_data.len = init_data_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005617 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
Tomas Winkler90e759d2007-11-29 11:09:41 +08005618
5619 if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
5620 goto err_pci_alloc;
5621 }
5622
5623 /* Bootstrap (instructions only, no data) */
5624 if (boot_size) {
5625 priv->ucode_boot.len = boot_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005626 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
Tomas Winkler90e759d2007-11-29 11:09:41 +08005627
5628 if (!priv->ucode_boot.v_addr)
5629 goto err_pci_alloc;
5630 }
5631
Zhu Yib481de92007-09-25 17:54:57 -07005632 /* Copy images into buffers for card's bus-master reads ... */
5633
5634 /* Runtime instructions (first block of data in file) */
5635 src = &ucode->data[0];
5636 len = priv->ucode_code.len;
Tomas Winkler90e759d2007-11-29 11:09:41 +08005637 IWL_DEBUG_INFO("Copying (but not loading) uCode instr len %Zd\n", len);
Zhu Yib481de92007-09-25 17:54:57 -07005638 memcpy(priv->ucode_code.v_addr, src, len);
5639 IWL_DEBUG_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
5640 priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
5641
5642 /* Runtime data (2nd block)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005643 * NOTE: Copy into backup buffer will be done in iwl3945_up() */
Zhu Yib481de92007-09-25 17:54:57 -07005644 src = &ucode->data[inst_size];
5645 len = priv->ucode_data.len;
Tomas Winkler90e759d2007-11-29 11:09:41 +08005646 IWL_DEBUG_INFO("Copying (but not loading) uCode data len %Zd\n", len);
Zhu Yib481de92007-09-25 17:54:57 -07005647 memcpy(priv->ucode_data.v_addr, src, len);
5648 memcpy(priv->ucode_data_backup.v_addr, src, len);
5649
5650 /* Initialization instructions (3rd block) */
5651 if (init_size) {
5652 src = &ucode->data[inst_size + data_size];
5653 len = priv->ucode_init.len;
Tomas Winkler90e759d2007-11-29 11:09:41 +08005654 IWL_DEBUG_INFO("Copying (but not loading) init instr len %Zd\n",
5655 len);
Zhu Yib481de92007-09-25 17:54:57 -07005656 memcpy(priv->ucode_init.v_addr, src, len);
5657 }
5658
5659 /* Initialization data (4th block) */
5660 if (init_data_size) {
5661 src = &ucode->data[inst_size + data_size + init_size];
5662 len = priv->ucode_init_data.len;
5663 IWL_DEBUG_INFO("Copying (but not loading) init data len %d\n",
5664 (int)len);
5665 memcpy(priv->ucode_init_data.v_addr, src, len);
5666 }
5667
5668 /* Bootstrap instructions (5th block) */
5669 src = &ucode->data[inst_size + data_size + init_size + init_data_size];
5670 len = priv->ucode_boot.len;
5671 IWL_DEBUG_INFO("Copying (but not loading) boot instr len %d\n",
5672 (int)len);
5673 memcpy(priv->ucode_boot.v_addr, src, len);
5674
5675 /* We have our copies now, allow OS release its copies */
5676 release_firmware(ucode_raw);
5677 return 0;
5678
5679 err_pci_alloc:
5680 IWL_ERROR("failed to allocate pci memory\n");
Tomas Winkler90e759d2007-11-29 11:09:41 +08005681 ret = -ENOMEM;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005682 iwl3945_dealloc_ucode_pci(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005683
5684 err_release:
5685 release_firmware(ucode_raw);
5686
5687 error:
Tomas Winkler90e759d2007-11-29 11:09:41 +08005688 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07005689}
5690
5691
5692/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005693 * iwl3945_set_ucode_ptrs - Set uCode address location
Zhu Yib481de92007-09-25 17:54:57 -07005694 *
5695 * Tell initialization uCode where to find runtime uCode.
5696 *
5697 * BSM registers initially contain pointers to initialization uCode.
5698 * We need to replace them to load runtime uCode inst and data,
5699 * and to save runtime data when powering down.
5700 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005701static int iwl3945_set_ucode_ptrs(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005702{
5703 dma_addr_t pinst;
5704 dma_addr_t pdata;
5705 int rc = 0;
5706 unsigned long flags;
5707
5708 /* bits 31:0 for 3945 */
5709 pinst = priv->ucode_code.p_addr;
5710 pdata = priv->ucode_data_backup.p_addr;
5711
5712 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005713 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005714 if (rc) {
5715 spin_unlock_irqrestore(&priv->lock, flags);
5716 return rc;
5717 }
5718
5719 /* Tell bootstrap uCode where to find image to load */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005720 iwl3945_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
5721 iwl3945_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
5722 iwl3945_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005723 priv->ucode_data.len);
5724
5725 /* Inst bytecount must be last to set up, bit 31 signals uCode
5726 * that all new ptr/size info is in place */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005727 iwl3945_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005728 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
5729
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005730 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005731
5732 spin_unlock_irqrestore(&priv->lock, flags);
5733
5734 IWL_DEBUG_INFO("Runtime uCode pointers are set.\n");
5735
5736 return rc;
5737}
5738
5739/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005740 * iwl3945_init_alive_start - Called after REPLY_ALIVE notification received
Zhu Yib481de92007-09-25 17:54:57 -07005741 *
5742 * Called after REPLY_ALIVE notification received from "initialize" uCode.
5743 *
Zhu Yib481de92007-09-25 17:54:57 -07005744 * Tell "initialize" uCode to go ahead and load the runtime uCode.
Ben Cahill9fbab512007-11-29 11:09:47 +08005745 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005746static void iwl3945_init_alive_start(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005747{
5748 /* Check alive response for "valid" sign from uCode */
5749 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
5750 /* We had an error bringing up the hardware, so take it
5751 * all the way back down so we can try again */
5752 IWL_DEBUG_INFO("Initialize Alive failed.\n");
5753 goto restart;
5754 }
5755
5756 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
5757 * This is a paranoid check, because we would not have gotten the
5758 * "initialize" alive if code weren't properly loaded. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005759 if (iwl3945_verify_ucode(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07005760 /* Runtime instruction load was bad;
5761 * take it all the way back down so we can try again */
5762 IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
5763 goto restart;
5764 }
5765
5766 /* Send pointers to protocol/runtime uCode image ... init code will
5767 * load and launch runtime uCode, which will send us another "Alive"
5768 * notification. */
5769 IWL_DEBUG_INFO("Initialization Alive received.\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005770 if (iwl3945_set_ucode_ptrs(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07005771 /* Runtime instruction load won't happen;
5772 * take it all the way back down so we can try again */
5773 IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n");
5774 goto restart;
5775 }
5776 return;
5777
5778 restart:
5779 queue_work(priv->workqueue, &priv->restart);
5780}
5781
5782
5783/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005784 * iwl3945_alive_start - called after REPLY_ALIVE notification received
Zhu Yib481de92007-09-25 17:54:57 -07005785 * from protocol/runtime uCode (initialization uCode's
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005786 * Alive gets handled by iwl3945_init_alive_start()).
Zhu Yib481de92007-09-25 17:54:57 -07005787 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005788static void iwl3945_alive_start(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005789{
5790 int rc = 0;
5791 int thermal_spin = 0;
5792 u32 rfkill;
5793
5794 IWL_DEBUG_INFO("Runtime Alive received.\n");
5795
5796 if (priv->card_alive.is_valid != UCODE_VALID_OK) {
5797 /* We had an error bringing up the hardware, so take it
5798 * all the way back down so we can try again */
5799 IWL_DEBUG_INFO("Alive failed.\n");
5800 goto restart;
5801 }
5802
5803 /* Initialize uCode has loaded Runtime uCode ... verify inst image.
5804 * This is a paranoid check, because we would not have gotten the
5805 * "runtime" alive if code weren't properly loaded. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005806 if (iwl3945_verify_ucode(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07005807 /* Runtime instruction load was bad;
5808 * take it all the way back down so we can try again */
5809 IWL_DEBUG_INFO("Bad runtime uCode load.\n");
5810 goto restart;
5811 }
5812
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005813 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005814
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005815 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005816 if (rc) {
5817 IWL_WARNING("Can not read rfkill status from adapter\n");
5818 return;
5819 }
5820
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005821 rfkill = iwl3945_read_prph(priv, APMG_RFKILL_REG);
Zhu Yib481de92007-09-25 17:54:57 -07005822 IWL_DEBUG_INFO("RFKILL status: 0x%x\n", rfkill);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005823 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005824
5825 if (rfkill & 0x1) {
5826 clear_bit(STATUS_RF_KILL_HW, &priv->status);
5827 /* if rfkill is not on, then wait for thermal
5828 * sensor in adapter to kick in */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005829 while (iwl3945_hw_get_temperature(priv) == 0) {
Zhu Yib481de92007-09-25 17:54:57 -07005830 thermal_spin++;
5831 udelay(10);
5832 }
5833
5834 if (thermal_spin)
5835 IWL_DEBUG_INFO("Thermal calibration took %dus\n",
5836 thermal_spin * 10);
5837 } else
5838 set_bit(STATUS_RF_KILL_HW, &priv->status);
5839
Ben Cahill9fbab512007-11-29 11:09:47 +08005840 /* After the ALIVE response, we can send commands to 3945 uCode */
Zhu Yib481de92007-09-25 17:54:57 -07005841 set_bit(STATUS_ALIVE, &priv->status);
5842
5843 /* Clear out the uCode error bit if it is set */
5844 clear_bit(STATUS_FW_ERROR, &priv->status);
5845
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005846 if (iwl3945_is_rfkill(priv))
Zhu Yib481de92007-09-25 17:54:57 -07005847 return;
5848
Zhu Yi5a66926a2008-01-14 17:46:18 -08005849 ieee80211_start_queues(priv->hw);
Zhu Yib481de92007-09-25 17:54:57 -07005850
5851 priv->active_rate = priv->rates_mask;
5852 priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
5853
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005854 iwl3945_send_power_mode(priv, IWL_POWER_LEVEL(priv->power_mode));
Zhu Yib481de92007-09-25 17:54:57 -07005855
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005856 if (iwl3945_is_associated(priv)) {
5857 struct iwl3945_rxon_cmd *active_rxon =
5858 (struct iwl3945_rxon_cmd *)(&priv->active_rxon);
Zhu Yib481de92007-09-25 17:54:57 -07005859
5860 memcpy(&priv->staging_rxon, &priv->active_rxon,
5861 sizeof(priv->staging_rxon));
5862 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
5863 } else {
5864 /* Initialize our rx_config data */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005865 iwl3945_connection_init_rx_config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005866 memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
5867 }
5868
Ben Cahill9fbab512007-11-29 11:09:47 +08005869 /* Configure Bluetooth device coexistence support */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005870 iwl3945_send_bt_config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005871
5872 /* Configure the adapter for unassociated operation */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005873 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005874
5875 /* At this point, the NIC is initialized and operational */
5876 priv->notif_missed_beacons = 0;
Zhu Yib481de92007-09-25 17:54:57 -07005877
5878 iwl3945_reg_txpower_periodic(priv);
5879
Reinette Chatrefe00b5a2008-04-03 16:05:23 -07005880 iwl3945_led_register(priv);
5881
Zhu Yib481de92007-09-25 17:54:57 -07005882 IWL_DEBUG_INFO("ALIVE processing complete.\n");
Rick Farringtona9f46782008-03-18 14:57:49 -07005883 set_bit(STATUS_READY, &priv->status);
Zhu Yi5a66926a2008-01-14 17:46:18 -08005884 wake_up_interruptible(&priv->wait_command_queue);
Zhu Yib481de92007-09-25 17:54:57 -07005885
5886 if (priv->error_recovering)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005887 iwl3945_error_recovery(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005888
5889 return;
5890
5891 restart:
5892 queue_work(priv->workqueue, &priv->restart);
5893}
5894
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005895static void iwl3945_cancel_deferred_work(struct iwl3945_priv *priv);
Zhu Yib481de92007-09-25 17:54:57 -07005896
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005897static void __iwl3945_down(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005898{
5899 unsigned long flags;
5900 int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
5901 struct ieee80211_conf *conf = NULL;
5902
5903 IWL_DEBUG_INFO(DRV_NAME " is going down\n");
5904
5905 conf = ieee80211_get_hw_conf(priv->hw);
5906
5907 if (!exit_pending)
5908 set_bit(STATUS_EXIT_PENDING, &priv->status);
5909
Mohamed Abbasab53d8a2008-03-25 16:33:36 -07005910 iwl3945_led_unregister(priv);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005911 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005912
5913 /* Unblock any waiting calls */
5914 wake_up_interruptible_all(&priv->wait_command_queue);
5915
Zhu Yib481de92007-09-25 17:54:57 -07005916 /* Wipe out the EXIT_PENDING status bit if we are not actually
5917 * exiting the module */
5918 if (!exit_pending)
5919 clear_bit(STATUS_EXIT_PENDING, &priv->status);
5920
5921 /* stop and reset the on-board processor */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005922 iwl3945_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Zhu Yib481de92007-09-25 17:54:57 -07005923
5924 /* tell the device to stop sending interrupts */
Mohamed Abbas0359fac2008-03-28 16:21:08 -07005925 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005926 iwl3945_disable_interrupts(priv);
Mohamed Abbas0359fac2008-03-28 16:21:08 -07005927 spin_unlock_irqrestore(&priv->lock, flags);
5928 iwl_synchronize_irq(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005929
5930 if (priv->mac80211_registered)
5931 ieee80211_stop_queues(priv->hw);
5932
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005933 /* If we have not previously called iwl3945_init() then
Zhu Yib481de92007-09-25 17:54:57 -07005934 * clear all bits but the RF Kill and SUSPEND bits and return */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005935 if (!iwl3945_is_init(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07005936 priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
5937 STATUS_RF_KILL_HW |
5938 test_bit(STATUS_RF_KILL_SW, &priv->status) <<
5939 STATUS_RF_KILL_SW |
Reinette Chatre97888642008-02-06 11:20:38 -08005940 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
5941 STATUS_GEO_CONFIGURED |
Zhu Yib481de92007-09-25 17:54:57 -07005942 test_bit(STATUS_IN_SUSPEND, &priv->status) <<
5943 STATUS_IN_SUSPEND;
5944 goto exit;
5945 }
5946
5947 /* ...otherwise clear out all the status bits but the RF Kill and
5948 * SUSPEND bits and continue taking the NIC down. */
5949 priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
5950 STATUS_RF_KILL_HW |
5951 test_bit(STATUS_RF_KILL_SW, &priv->status) <<
5952 STATUS_RF_KILL_SW |
Reinette Chatre97888642008-02-06 11:20:38 -08005953 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
5954 STATUS_GEO_CONFIGURED |
Zhu Yib481de92007-09-25 17:54:57 -07005955 test_bit(STATUS_IN_SUSPEND, &priv->status) <<
5956 STATUS_IN_SUSPEND |
5957 test_bit(STATUS_FW_ERROR, &priv->status) <<
5958 STATUS_FW_ERROR;
5959
5960 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005961 iwl3945_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Zhu Yib481de92007-09-25 17:54:57 -07005962 spin_unlock_irqrestore(&priv->lock, flags);
5963
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005964 iwl3945_hw_txq_ctx_stop(priv);
5965 iwl3945_hw_rxq_stop(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005966
5967 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005968 if (!iwl3945_grab_nic_access(priv)) {
5969 iwl3945_write_prph(priv, APMG_CLK_DIS_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005970 APMG_CLK_VAL_DMA_CLK_RQT);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005971 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005972 }
5973 spin_unlock_irqrestore(&priv->lock, flags);
5974
5975 udelay(5);
5976
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005977 iwl3945_hw_nic_stop_master(priv);
5978 iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
5979 iwl3945_hw_nic_reset(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005980
5981 exit:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005982 memset(&priv->card_alive, 0, sizeof(struct iwl3945_alive_resp));
Zhu Yib481de92007-09-25 17:54:57 -07005983
5984 if (priv->ibss_beacon)
5985 dev_kfree_skb(priv->ibss_beacon);
5986 priv->ibss_beacon = NULL;
5987
5988 /* clear out any free frames */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005989 iwl3945_clear_free_frames(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005990}
5991
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005992static void iwl3945_down(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005993{
5994 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005995 __iwl3945_down(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005996 mutex_unlock(&priv->mutex);
Zhu Yib24d22b2007-12-19 13:59:52 +08005997
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005998 iwl3945_cancel_deferred_work(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005999}
6000
6001#define MAX_HW_RESTARTS 5
6002
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006003static int __iwl3945_up(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07006004{
6005 int rc, i;
6006
6007 if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
6008 IWL_WARNING("Exit pending; will not bring the NIC up\n");
6009 return -EIO;
6010 }
6011
6012 if (test_bit(STATUS_RF_KILL_SW, &priv->status)) {
6013 IWL_WARNING("Radio disabled by SW RF kill (module "
6014 "parameter)\n");
Zhu Yie655b9f2008-01-24 02:19:38 -08006015 return -ENODEV;
6016 }
6017
Reinette Chatree903fbd2008-01-30 22:05:15 -08006018 if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
6019 IWL_ERROR("ucode not available for device bringup\n");
6020 return -EIO;
6021 }
6022
Zhu Yie655b9f2008-01-24 02:19:38 -08006023 /* If platform's RF_KILL switch is NOT set to KILL */
6024 if (iwl3945_read32(priv, CSR_GP_CNTRL) &
6025 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
6026 clear_bit(STATUS_RF_KILL_HW, &priv->status);
6027 else {
6028 set_bit(STATUS_RF_KILL_HW, &priv->status);
6029 if (!test_bit(STATUS_IN_SUSPEND, &priv->status)) {
6030 IWL_WARNING("Radio disabled by HW RF Kill switch\n");
6031 return -ENODEV;
6032 }
Zhu Yib481de92007-09-25 17:54:57 -07006033 }
6034
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006035 iwl3945_write32(priv, CSR_INT, 0xFFFFFFFF);
Zhu Yib481de92007-09-25 17:54:57 -07006036
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006037 rc = iwl3945_hw_nic_init(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006038 if (rc) {
6039 IWL_ERROR("Unable to int nic\n");
6040 return rc;
6041 }
6042
6043 /* make sure rfkill handshake bits are cleared */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006044 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
6045 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR,
Zhu Yib481de92007-09-25 17:54:57 -07006046 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
6047
6048 /* clear (again), then enable host interrupts */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006049 iwl3945_write32(priv, CSR_INT, 0xFFFFFFFF);
6050 iwl3945_enable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006051
6052 /* really make sure rfkill handshake bits are cleared */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006053 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
6054 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Zhu Yib481de92007-09-25 17:54:57 -07006055
6056 /* Copy original ucode data image from disk into backup cache.
6057 * This will be used to initialize the on-board processor's
6058 * data SRAM for a clean start when the runtime program first loads. */
6059 memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
Zhu Yi5a66926a2008-01-14 17:46:18 -08006060 priv->ucode_data.len);
Zhu Yib481de92007-09-25 17:54:57 -07006061
Zhu Yie655b9f2008-01-24 02:19:38 -08006062 /* We return success when we resume from suspend and rf_kill is on. */
6063 if (test_bit(STATUS_RF_KILL_HW, &priv->status))
6064 return 0;
6065
Zhu Yib481de92007-09-25 17:54:57 -07006066 for (i = 0; i < MAX_HW_RESTARTS; i++) {
6067
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006068 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006069
6070 /* load bootstrap state machine,
6071 * load bootstrap program into processor's memory,
6072 * prepare to load the "initialize" uCode */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006073 rc = iwl3945_load_bsm(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006074
6075 if (rc) {
6076 IWL_ERROR("Unable to set up bootstrap uCode: %d\n", rc);
6077 continue;
6078 }
6079
6080 /* start card; "initialize" will load runtime ucode */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006081 iwl3945_nic_start(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006082
Zhu Yib481de92007-09-25 17:54:57 -07006083 IWL_DEBUG_INFO(DRV_NAME " is coming up\n");
6084
6085 return 0;
6086 }
6087
6088 set_bit(STATUS_EXIT_PENDING, &priv->status);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006089 __iwl3945_down(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006090
6091 /* tried to restart and config the device for as long as our
6092 * patience could withstand */
6093 IWL_ERROR("Unable to initialize device after %d attempts.\n", i);
6094 return -EIO;
6095}
6096
6097
6098/*****************************************************************************
6099 *
6100 * Workqueue callbacks
6101 *
6102 *****************************************************************************/
6103
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006104static void iwl3945_bg_init_alive_start(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006105{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006106 struct iwl3945_priv *priv =
6107 container_of(data, struct iwl3945_priv, init_alive_start.work);
Zhu Yib481de92007-09-25 17:54:57 -07006108
6109 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6110 return;
6111
6112 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006113 iwl3945_init_alive_start(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006114 mutex_unlock(&priv->mutex);
6115}
6116
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006117static void iwl3945_bg_alive_start(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006118{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006119 struct iwl3945_priv *priv =
6120 container_of(data, struct iwl3945_priv, alive_start.work);
Zhu Yib481de92007-09-25 17:54:57 -07006121
6122 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6123 return;
6124
6125 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006126 iwl3945_alive_start(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006127 mutex_unlock(&priv->mutex);
6128}
6129
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006130static void iwl3945_bg_rf_kill(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07006131{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006132 struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv, rf_kill);
Zhu Yib481de92007-09-25 17:54:57 -07006133
6134 wake_up_interruptible(&priv->wait_command_queue);
6135
6136 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6137 return;
6138
6139 mutex_lock(&priv->mutex);
6140
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006141 if (!iwl3945_is_rfkill(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006142 IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL,
6143 "HW and/or SW RF Kill no longer active, restarting "
6144 "device\n");
6145 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
6146 queue_work(priv->workqueue, &priv->restart);
6147 } else {
6148
6149 if (!test_bit(STATUS_RF_KILL_HW, &priv->status))
6150 IWL_DEBUG_RF_KILL("Can not turn radio back on - "
6151 "disabled by SW switch\n");
6152 else
6153 IWL_WARNING("Radio Frequency Kill Switch is On:\n"
6154 "Kill switch must be turned off for "
6155 "wireless networking to work.\n");
6156 }
6157 mutex_unlock(&priv->mutex);
6158}
6159
6160#define IWL_SCAN_CHECK_WATCHDOG (7 * HZ)
6161
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006162static void iwl3945_bg_scan_check(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006163{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006164 struct iwl3945_priv *priv =
6165 container_of(data, struct iwl3945_priv, scan_check.work);
Zhu Yib481de92007-09-25 17:54:57 -07006166
6167 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6168 return;
6169
6170 mutex_lock(&priv->mutex);
6171 if (test_bit(STATUS_SCANNING, &priv->status) ||
6172 test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
6173 IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN,
6174 "Scan completion watchdog resetting adapter (%dms)\n",
6175 jiffies_to_msecs(IWL_SCAN_CHECK_WATCHDOG));
Mohamed Abbas15e869d2007-10-25 17:15:46 +08006176
Zhu Yib481de92007-09-25 17:54:57 -07006177 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006178 iwl3945_send_scan_abort(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006179 }
6180 mutex_unlock(&priv->mutex);
6181}
6182
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006183static void iwl3945_bg_request_scan(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006184{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006185 struct iwl3945_priv *priv =
6186 container_of(data, struct iwl3945_priv, request_scan);
6187 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07006188 .id = REPLY_SCAN_CMD,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006189 .len = sizeof(struct iwl3945_scan_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07006190 .meta.flags = CMD_SIZE_HUGE,
6191 };
6192 int rc = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006193 struct iwl3945_scan_cmd *scan;
Zhu Yib481de92007-09-25 17:54:57 -07006194 struct ieee80211_conf *conf = NULL;
6195 u8 direct_mask;
Johannes Berg8318d782008-01-24 19:38:38 +01006196 enum ieee80211_band band;
Zhu Yib481de92007-09-25 17:54:57 -07006197
6198 conf = ieee80211_get_hw_conf(priv->hw);
6199
6200 mutex_lock(&priv->mutex);
6201
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006202 if (!iwl3945_is_ready(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006203 IWL_WARNING("request scan called when driver not ready.\n");
6204 goto done;
6205 }
6206
6207 /* Make sure the scan wasn't cancelled before this queued work
6208 * was given the chance to run... */
6209 if (!test_bit(STATUS_SCANNING, &priv->status))
6210 goto done;
6211
6212 /* This should never be called or scheduled if there is currently
6213 * a scan active in the hardware. */
6214 if (test_bit(STATUS_SCAN_HW, &priv->status)) {
6215 IWL_DEBUG_INFO("Multiple concurrent scan requests in parallel. "
6216 "Ignoring second request.\n");
6217 rc = -EIO;
6218 goto done;
6219 }
6220
6221 if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
6222 IWL_DEBUG_SCAN("Aborting scan due to device shutdown\n");
6223 goto done;
6224 }
6225
6226 if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
6227 IWL_DEBUG_HC("Scan request while abort pending. Queuing.\n");
6228 goto done;
6229 }
6230
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006231 if (iwl3945_is_rfkill(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006232 IWL_DEBUG_HC("Aborting scan due to RF Kill activation\n");
6233 goto done;
6234 }
6235
6236 if (!test_bit(STATUS_READY, &priv->status)) {
6237 IWL_DEBUG_HC("Scan request while uninitialized. Queuing.\n");
6238 goto done;
6239 }
6240
6241 if (!priv->scan_bands) {
6242 IWL_DEBUG_HC("Aborting scan due to no requested bands\n");
6243 goto done;
6244 }
6245
6246 if (!priv->scan) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006247 priv->scan = kmalloc(sizeof(struct iwl3945_scan_cmd) +
Zhu Yib481de92007-09-25 17:54:57 -07006248 IWL_MAX_SCAN_SIZE, GFP_KERNEL);
6249 if (!priv->scan) {
6250 rc = -ENOMEM;
6251 goto done;
6252 }
6253 }
6254 scan = priv->scan;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006255 memset(scan, 0, sizeof(struct iwl3945_scan_cmd) + IWL_MAX_SCAN_SIZE);
Zhu Yib481de92007-09-25 17:54:57 -07006256
6257 scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
6258 scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
6259
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006260 if (iwl3945_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006261 u16 interval = 0;
6262 u32 extra;
6263 u32 suspend_time = 100;
6264 u32 scan_suspend_time = 100;
6265 unsigned long flags;
6266
6267 IWL_DEBUG_INFO("Scanning while associated...\n");
6268
6269 spin_lock_irqsave(&priv->lock, flags);
6270 interval = priv->beacon_int;
6271 spin_unlock_irqrestore(&priv->lock, flags);
6272
6273 scan->suspend_time = 0;
Mohamed Abbas15e869d2007-10-25 17:15:46 +08006274 scan->max_out_time = cpu_to_le32(200 * 1024);
Zhu Yib481de92007-09-25 17:54:57 -07006275 if (!interval)
6276 interval = suspend_time;
6277 /*
6278 * suspend time format:
6279 * 0-19: beacon interval in usec (time before exec.)
6280 * 20-23: 0
6281 * 24-31: number of beacons (suspend between channels)
6282 */
6283
6284 extra = (suspend_time / interval) << 24;
6285 scan_suspend_time = 0xFF0FFFFF &
6286 (extra | ((suspend_time % interval) * 1024));
6287
6288 scan->suspend_time = cpu_to_le32(scan_suspend_time);
6289 IWL_DEBUG_SCAN("suspend_time 0x%X beacon interval %d\n",
6290 scan_suspend_time, interval);
6291 }
6292
6293 /* We should add the ability for user to lock to PASSIVE ONLY */
6294 if (priv->one_direct_scan) {
6295 IWL_DEBUG_SCAN
6296 ("Kicking off one direct scan for '%s'\n",
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006297 iwl3945_escape_essid(priv->direct_ssid,
Zhu Yib481de92007-09-25 17:54:57 -07006298 priv->direct_ssid_len));
6299 scan->direct_scan[0].id = WLAN_EID_SSID;
6300 scan->direct_scan[0].len = priv->direct_ssid_len;
6301 memcpy(scan->direct_scan[0].ssid,
6302 priv->direct_ssid, priv->direct_ssid_len);
6303 direct_mask = 1;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006304 } else if (!iwl3945_is_associated(priv) && priv->essid_len) {
Zhu Yib481de92007-09-25 17:54:57 -07006305 scan->direct_scan[0].id = WLAN_EID_SSID;
6306 scan->direct_scan[0].len = priv->essid_len;
6307 memcpy(scan->direct_scan[0].ssid, priv->essid, priv->essid_len);
6308 direct_mask = 1;
6309 } else
6310 direct_mask = 0;
6311
6312 /* We don't build a direct scan probe request; the uCode will do
6313 * that based on the direct_mask added to each channel entry */
6314 scan->tx_cmd.len = cpu_to_le16(
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006315 iwl3945_fill_probe_req(priv, (struct ieee80211_mgmt *)scan->data,
Cyrill Gorcunov18904f52008-01-26 19:09:36 +03006316 IWL_MAX_SCAN_SIZE - sizeof(*scan), 0));
Zhu Yib481de92007-09-25 17:54:57 -07006317 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
6318 scan->tx_cmd.sta_id = priv->hw_setting.bcast_sta_id;
6319 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
6320
6321 /* flags + rate selection */
6322
6323 switch (priv->scan_bands) {
6324 case 2:
6325 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
6326 scan->tx_cmd.rate = IWL_RATE_1M_PLCP;
6327 scan->good_CRC_th = 0;
Johannes Berg8318d782008-01-24 19:38:38 +01006328 band = IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07006329 break;
6330
6331 case 1:
6332 scan->tx_cmd.rate = IWL_RATE_6M_PLCP;
6333 scan->good_CRC_th = IWL_GOOD_CRC_TH;
Johannes Berg8318d782008-01-24 19:38:38 +01006334 band = IEEE80211_BAND_5GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07006335 break;
6336
6337 default:
6338 IWL_WARNING("Invalid scan band count\n");
6339 goto done;
6340 }
6341
6342 /* select Rx antennas */
6343 scan->flags |= iwl3945_get_antenna_flags(priv);
6344
6345 if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR)
6346 scan->filter_flags = RXON_FILTER_PROMISC_MSK;
6347
Reinette Chatre26c0f032008-03-11 16:17:15 -07006348 if (direct_mask) {
Zhu Yib481de92007-09-25 17:54:57 -07006349 IWL_DEBUG_SCAN
6350 ("Initiating direct scan for %s.\n",
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006351 iwl3945_escape_essid(priv->essid, priv->essid_len));
Reinette Chatre26c0f032008-03-11 16:17:15 -07006352 scan->channel_count =
6353 iwl3945_get_channels_for_scan(
6354 priv, band, 1, /* active */
6355 direct_mask,
6356 (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
6357 } else {
Zhu Yib481de92007-09-25 17:54:57 -07006358 IWL_DEBUG_SCAN("Initiating indirect scan.\n");
Reinette Chatre26c0f032008-03-11 16:17:15 -07006359 scan->channel_count =
6360 iwl3945_get_channels_for_scan(
6361 priv, band, 0, /* passive */
6362 direct_mask,
6363 (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
6364 }
Zhu Yib481de92007-09-25 17:54:57 -07006365
6366 cmd.len += le16_to_cpu(scan->tx_cmd.len) +
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006367 scan->channel_count * sizeof(struct iwl3945_scan_channel);
Zhu Yib481de92007-09-25 17:54:57 -07006368 cmd.data = scan;
6369 scan->len = cpu_to_le16(cmd.len);
6370
6371 set_bit(STATUS_SCAN_HW, &priv->status);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006372 rc = iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07006373 if (rc)
6374 goto done;
6375
6376 queue_delayed_work(priv->workqueue, &priv->scan_check,
6377 IWL_SCAN_CHECK_WATCHDOG);
6378
6379 mutex_unlock(&priv->mutex);
6380 return;
6381
6382 done:
Ian Schram01ebd062007-10-25 17:15:22 +08006383 /* inform mac80211 scan aborted */
Zhu Yib481de92007-09-25 17:54:57 -07006384 queue_work(priv->workqueue, &priv->scan_completed);
6385 mutex_unlock(&priv->mutex);
6386}
6387
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006388static void iwl3945_bg_up(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006389{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006390 struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv, up);
Zhu Yib481de92007-09-25 17:54:57 -07006391
6392 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6393 return;
6394
6395 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006396 __iwl3945_up(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006397 mutex_unlock(&priv->mutex);
6398}
6399
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006400static void iwl3945_bg_restart(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006401{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006402 struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv, restart);
Zhu Yib481de92007-09-25 17:54:57 -07006403
6404 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6405 return;
6406
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006407 iwl3945_down(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006408 queue_work(priv->workqueue, &priv->up);
6409}
6410
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006411static void iwl3945_bg_rx_replenish(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006412{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006413 struct iwl3945_priv *priv =
6414 container_of(data, struct iwl3945_priv, rx_replenish);
Zhu Yib481de92007-09-25 17:54:57 -07006415
6416 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6417 return;
6418
6419 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006420 iwl3945_rx_replenish(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006421 mutex_unlock(&priv->mutex);
6422}
6423
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08006424#define IWL_DELAY_NEXT_SCAN (HZ*2)
6425
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006426static void iwl3945_bg_post_associate(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006427{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006428 struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv,
Zhu Yib481de92007-09-25 17:54:57 -07006429 post_associate.work);
6430
6431 int rc = 0;
6432 struct ieee80211_conf *conf = NULL;
Joe Perches0795af52007-10-03 17:59:30 -07006433 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07006434
6435 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
6436 IWL_ERROR("%s Should not be called in AP mode\n", __FUNCTION__);
6437 return;
6438 }
6439
6440
Joe Perches0795af52007-10-03 17:59:30 -07006441 IWL_DEBUG_ASSOC("Associated as %d to: %s\n",
6442 priv->assoc_id,
6443 print_mac(mac, priv->active_rxon.bssid_addr));
Zhu Yib481de92007-09-25 17:54:57 -07006444
6445 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6446 return;
6447
6448 mutex_lock(&priv->mutex);
6449
Johannes Berg32bfd352007-12-19 01:31:26 +01006450 if (!priv->vif || !priv->is_open) {
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08006451 mutex_unlock(&priv->mutex);
6452 return;
6453 }
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006454 iwl3945_scan_cancel_timeout(priv, 200);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08006455
Zhu Yib481de92007-09-25 17:54:57 -07006456 conf = ieee80211_get_hw_conf(priv->hw);
6457
6458 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006459 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006460
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006461 memset(&priv->rxon_timing, 0, sizeof(struct iwl3945_rxon_time_cmd));
6462 iwl3945_setup_rxon_timing(priv);
6463 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON_TIMING,
Zhu Yib481de92007-09-25 17:54:57 -07006464 sizeof(priv->rxon_timing), &priv->rxon_timing);
6465 if (rc)
6466 IWL_WARNING("REPLY_RXON_TIMING failed - "
6467 "Attempting to continue.\n");
6468
6469 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
6470
6471 priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
6472
6473 IWL_DEBUG_ASSOC("assoc id %d beacon interval %d\n",
6474 priv->assoc_id, priv->beacon_int);
6475
6476 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
6477 priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
6478 else
6479 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
6480
6481 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
6482 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
6483 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
6484 else
6485 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
6486
6487 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
6488 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
6489
6490 }
6491
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006492 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006493
6494 switch (priv->iw_mode) {
6495 case IEEE80211_IF_TYPE_STA:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006496 iwl3945_rate_scale_init(priv->hw, IWL_AP_ID);
Zhu Yib481de92007-09-25 17:54:57 -07006497 break;
6498
6499 case IEEE80211_IF_TYPE_IBSS:
6500
6501 /* clear out the station table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006502 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006503
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006504 iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0);
6505 iwl3945_add_station(priv, priv->bssid, 0, 0);
Zhu Yib481de92007-09-25 17:54:57 -07006506 iwl3945_sync_sta(priv, IWL_STA_ID,
Johannes Berg8318d782008-01-24 19:38:38 +01006507 (priv->band == IEEE80211_BAND_5GHZ) ?
Zhu Yib481de92007-09-25 17:54:57 -07006508 IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP,
6509 CMD_ASYNC);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006510 iwl3945_rate_scale_init(priv->hw, IWL_STA_ID);
6511 iwl3945_send_beacon_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006512
6513 break;
6514
6515 default:
6516 IWL_ERROR("%s Should not be called in %d mode\n",
Ian Schrambc434dd2007-10-25 17:15:29 +08006517 __FUNCTION__, priv->iw_mode);
Zhu Yib481de92007-09-25 17:54:57 -07006518 break;
6519 }
6520
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006521 iwl3945_sequence_reset(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006522
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006523 iwl3945_activate_qos(priv, 0);
Ron Rindjunsky292ae172008-02-06 11:20:39 -08006524
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08006525 /* we have just associated, don't start scan too early */
6526 priv->next_scan_jiffies = jiffies + IWL_DELAY_NEXT_SCAN;
Zhu Yib481de92007-09-25 17:54:57 -07006527 mutex_unlock(&priv->mutex);
6528}
6529
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006530static void iwl3945_bg_abort_scan(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07006531{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006532 struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv, abort_scan);
Zhu Yib481de92007-09-25 17:54:57 -07006533
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006534 if (!iwl3945_is_ready(priv))
Zhu Yib481de92007-09-25 17:54:57 -07006535 return;
6536
6537 mutex_lock(&priv->mutex);
6538
6539 set_bit(STATUS_SCAN_ABORTING, &priv->status);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006540 iwl3945_send_scan_abort(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006541
6542 mutex_unlock(&priv->mutex);
6543}
6544
Zhu Yi76bb77e2007-11-22 10:53:22 +08006545static int iwl3945_mac_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf);
6546
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006547static void iwl3945_bg_scan_completed(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07006548{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006549 struct iwl3945_priv *priv =
6550 container_of(work, struct iwl3945_priv, scan_completed);
Zhu Yib481de92007-09-25 17:54:57 -07006551
6552 IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN, "SCAN complete scan\n");
6553
6554 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6555 return;
6556
Zhu Yia0646472007-12-20 14:10:01 +08006557 if (test_bit(STATUS_CONF_PENDING, &priv->status))
6558 iwl3945_mac_config(priv->hw, ieee80211_get_hw_conf(priv->hw));
Zhu Yi76bb77e2007-11-22 10:53:22 +08006559
Zhu Yib481de92007-09-25 17:54:57 -07006560 ieee80211_scan_completed(priv->hw);
6561
6562 /* Since setting the TXPOWER may have been deferred while
6563 * performing the scan, fire one off */
6564 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006565 iwl3945_hw_reg_send_txpower(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006566 mutex_unlock(&priv->mutex);
6567}
6568
6569/*****************************************************************************
6570 *
6571 * mac80211 entry point functions
6572 *
6573 *****************************************************************************/
6574
Zhu Yi5a66926a2008-01-14 17:46:18 -08006575#define UCODE_READY_TIMEOUT (2 * HZ)
6576
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006577static int iwl3945_mac_start(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07006578{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006579 struct iwl3945_priv *priv = hw->priv;
Zhu Yi5a66926a2008-01-14 17:46:18 -08006580 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07006581
6582 IWL_DEBUG_MAC80211("enter\n");
6583
Zhu Yi5a66926a2008-01-14 17:46:18 -08006584 if (pci_enable_device(priv->pci_dev)) {
6585 IWL_ERROR("Fail to pci_enable_device\n");
6586 return -ENODEV;
6587 }
6588 pci_restore_state(priv->pci_dev);
6589 pci_enable_msi(priv->pci_dev);
6590
6591 ret = request_irq(priv->pci_dev->irq, iwl3945_isr, IRQF_SHARED,
6592 DRV_NAME, priv);
6593 if (ret) {
6594 IWL_ERROR("Error allocating IRQ %d\n", priv->pci_dev->irq);
6595 goto out_disable_msi;
6596 }
6597
Zhu Yib481de92007-09-25 17:54:57 -07006598 /* we should be verifying the device is ready to be opened */
6599 mutex_lock(&priv->mutex);
6600
Zhu Yi5a66926a2008-01-14 17:46:18 -08006601 memset(&priv->staging_rxon, 0, sizeof(struct iwl3945_rxon_cmd));
6602 /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
6603 * ucode filename and max sizes are card-specific. */
6604
6605 if (!priv->ucode_code.len) {
6606 ret = iwl3945_read_ucode(priv);
6607 if (ret) {
6608 IWL_ERROR("Could not read microcode: %d\n", ret);
6609 mutex_unlock(&priv->mutex);
6610 goto out_release_irq;
6611 }
6612 }
6613
Zhu Yie655b9f2008-01-24 02:19:38 -08006614 ret = __iwl3945_up(priv);
Zhu Yi5a66926a2008-01-14 17:46:18 -08006615
Zhu Yib481de92007-09-25 17:54:57 -07006616 mutex_unlock(&priv->mutex);
Zhu Yi5a66926a2008-01-14 17:46:18 -08006617
Zhu Yie655b9f2008-01-24 02:19:38 -08006618 if (ret)
6619 goto out_release_irq;
6620
6621 IWL_DEBUG_INFO("Start UP work.\n");
6622
6623 if (test_bit(STATUS_IN_SUSPEND, &priv->status))
6624 return 0;
6625
Zhu Yi5a66926a2008-01-14 17:46:18 -08006626 /* Wait for START_ALIVE from ucode. Otherwise callbacks from
6627 * mac80211 will not be run successfully. */
6628 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
6629 test_bit(STATUS_READY, &priv->status),
6630 UCODE_READY_TIMEOUT);
6631 if (!ret) {
6632 if (!test_bit(STATUS_READY, &priv->status)) {
6633 IWL_ERROR("Wait for START_ALIVE timeout after %dms.\n",
6634 jiffies_to_msecs(UCODE_READY_TIMEOUT));
6635 ret = -ETIMEDOUT;
6636 goto out_release_irq;
6637 }
6638 }
6639
Zhu Yie655b9f2008-01-24 02:19:38 -08006640 priv->is_open = 1;
Zhu Yib481de92007-09-25 17:54:57 -07006641 IWL_DEBUG_MAC80211("leave\n");
6642 return 0;
Zhu Yi5a66926a2008-01-14 17:46:18 -08006643
6644out_release_irq:
6645 free_irq(priv->pci_dev->irq, priv);
6646out_disable_msi:
6647 pci_disable_msi(priv->pci_dev);
Zhu Yie655b9f2008-01-24 02:19:38 -08006648 pci_disable_device(priv->pci_dev);
6649 priv->is_open = 0;
6650 IWL_DEBUG_MAC80211("leave - failed\n");
Zhu Yi5a66926a2008-01-14 17:46:18 -08006651 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07006652}
6653
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006654static void iwl3945_mac_stop(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07006655{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006656 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07006657
6658 IWL_DEBUG_MAC80211("enter\n");
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08006659
Zhu Yie655b9f2008-01-24 02:19:38 -08006660 if (!priv->is_open) {
6661 IWL_DEBUG_MAC80211("leave - skip\n");
6662 return;
6663 }
6664
Zhu Yib481de92007-09-25 17:54:57 -07006665 priv->is_open = 0;
Zhu Yi5a66926a2008-01-14 17:46:18 -08006666
6667 if (iwl3945_is_ready_rf(priv)) {
Zhu Yie655b9f2008-01-24 02:19:38 -08006668 /* stop mac, cancel any scan request and clear
6669 * RXON_FILTER_ASSOC_MSK BIT
6670 */
Zhu Yi5a66926a2008-01-14 17:46:18 -08006671 mutex_lock(&priv->mutex);
6672 iwl3945_scan_cancel_timeout(priv, 100);
6673 cancel_delayed_work(&priv->post_associate);
Mohamed Abbasfde35712007-11-29 11:10:15 +08006674 mutex_unlock(&priv->mutex);
Mohamed Abbasfde35712007-11-29 11:10:15 +08006675 }
6676
Zhu Yi5a66926a2008-01-14 17:46:18 -08006677 iwl3945_down(priv);
6678
6679 flush_workqueue(priv->workqueue);
6680 free_irq(priv->pci_dev->irq, priv);
6681 pci_disable_msi(priv->pci_dev);
6682 pci_save_state(priv->pci_dev);
6683 pci_disable_device(priv->pci_dev);
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08006684
Zhu Yib481de92007-09-25 17:54:57 -07006685 IWL_DEBUG_MAC80211("leave\n");
Zhu Yib481de92007-09-25 17:54:57 -07006686}
6687
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006688static int iwl3945_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
Zhu Yib481de92007-09-25 17:54:57 -07006689 struct ieee80211_tx_control *ctl)
6690{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006691 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07006692
6693 IWL_DEBUG_MAC80211("enter\n");
6694
6695 if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
6696 IWL_DEBUG_MAC80211("leave - monitor\n");
6697 return -1;
6698 }
6699
6700 IWL_DEBUG_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
Johannes Berg8318d782008-01-24 19:38:38 +01006701 ctl->tx_rate->bitrate);
Zhu Yib481de92007-09-25 17:54:57 -07006702
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006703 if (iwl3945_tx_skb(priv, skb, ctl))
Zhu Yib481de92007-09-25 17:54:57 -07006704 dev_kfree_skb_any(skb);
6705
6706 IWL_DEBUG_MAC80211("leave\n");
6707 return 0;
6708}
6709
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006710static int iwl3945_mac_add_interface(struct ieee80211_hw *hw,
Zhu Yib481de92007-09-25 17:54:57 -07006711 struct ieee80211_if_init_conf *conf)
6712{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006713 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07006714 unsigned long flags;
Joe Perches0795af52007-10-03 17:59:30 -07006715 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07006716
Johannes Berg32bfd352007-12-19 01:31:26 +01006717 IWL_DEBUG_MAC80211("enter: type %d\n", conf->type);
Zhu Yib481de92007-09-25 17:54:57 -07006718
Johannes Berg32bfd352007-12-19 01:31:26 +01006719 if (priv->vif) {
6720 IWL_DEBUG_MAC80211("leave - vif != NULL\n");
Tomas Winkler864792e2007-11-27 21:00:52 +02006721 return -EOPNOTSUPP;
Zhu Yib481de92007-09-25 17:54:57 -07006722 }
6723
6724 spin_lock_irqsave(&priv->lock, flags);
Johannes Berg32bfd352007-12-19 01:31:26 +01006725 priv->vif = conf->vif;
Zhu Yib481de92007-09-25 17:54:57 -07006726
6727 spin_unlock_irqrestore(&priv->lock, flags);
6728
6729 mutex_lock(&priv->mutex);
Tomas Winkler864792e2007-11-27 21:00:52 +02006730
6731 if (conf->mac_addr) {
6732 IWL_DEBUG_MAC80211("Set: %s\n", print_mac(mac, conf->mac_addr));
6733 memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
6734 }
6735
Zhu Yi5a66926a2008-01-14 17:46:18 -08006736 if (iwl3945_is_ready(priv))
6737 iwl3945_set_mode(priv, conf->type);
Zhu Yib481de92007-09-25 17:54:57 -07006738
Zhu Yib481de92007-09-25 17:54:57 -07006739 mutex_unlock(&priv->mutex);
6740
Zhu Yi5a66926a2008-01-14 17:46:18 -08006741 IWL_DEBUG_MAC80211("leave\n");
Zhu Yib481de92007-09-25 17:54:57 -07006742 return 0;
6743}
6744
6745/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006746 * iwl3945_mac_config - mac80211 config callback
Zhu Yib481de92007-09-25 17:54:57 -07006747 *
6748 * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
6749 * be set inappropriately and the driver currently sets the hardware up to
6750 * use it whenever needed.
6751 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006752static int iwl3945_mac_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
Zhu Yib481de92007-09-25 17:54:57 -07006753{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006754 struct iwl3945_priv *priv = hw->priv;
6755 const struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07006756 unsigned long flags;
Zhu Yi76bb77e2007-11-22 10:53:22 +08006757 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -07006758
6759 mutex_lock(&priv->mutex);
Johannes Berg8318d782008-01-24 19:38:38 +01006760 IWL_DEBUG_MAC80211("enter to channel %d\n", conf->channel->hw_value);
Zhu Yib481de92007-09-25 17:54:57 -07006761
Zhu Yi12342c42007-12-20 11:27:32 +08006762 priv->add_radiotap = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
6763
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006764 if (!iwl3945_is_ready(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006765 IWL_DEBUG_MAC80211("leave - not ready\n");
Zhu Yi76bb77e2007-11-22 10:53:22 +08006766 ret = -EIO;
6767 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006768 }
6769
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006770 if (unlikely(!iwl3945_param_disable_hw_scan &&
Zhu Yib481de92007-09-25 17:54:57 -07006771 test_bit(STATUS_SCANNING, &priv->status))) {
Zhu Yia0646472007-12-20 14:10:01 +08006772 IWL_DEBUG_MAC80211("leave - scanning\n");
6773 set_bit(STATUS_CONF_PENDING, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07006774 mutex_unlock(&priv->mutex);
Zhu Yia0646472007-12-20 14:10:01 +08006775 return 0;
Zhu Yib481de92007-09-25 17:54:57 -07006776 }
6777
6778 spin_lock_irqsave(&priv->lock, flags);
6779
Johannes Berg8318d782008-01-24 19:38:38 +01006780 ch_info = iwl3945_get_channel_info(priv, conf->channel->band,
6781 conf->channel->hw_value);
Zhu Yib481de92007-09-25 17:54:57 -07006782 if (!is_channel_valid(ch_info)) {
6783 IWL_DEBUG_SCAN("Channel %d [%d] is INVALID for this SKU.\n",
Johannes Berg8318d782008-01-24 19:38:38 +01006784 conf->channel->hw_value, conf->channel->band);
Zhu Yib481de92007-09-25 17:54:57 -07006785 IWL_DEBUG_MAC80211("leave - invalid channel\n");
6786 spin_unlock_irqrestore(&priv->lock, flags);
Zhu Yi76bb77e2007-11-22 10:53:22 +08006787 ret = -EINVAL;
6788 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006789 }
6790
Johannes Berg8318d782008-01-24 19:38:38 +01006791 iwl3945_set_rxon_channel(priv, conf->channel->band, conf->channel->hw_value);
Zhu Yib481de92007-09-25 17:54:57 -07006792
Johannes Berg8318d782008-01-24 19:38:38 +01006793 iwl3945_set_flags_for_phymode(priv, conf->channel->band);
Zhu Yib481de92007-09-25 17:54:57 -07006794
6795 /* The list of supported rates and rate mask can be different
6796 * for each phymode; since the phymode may have changed, reset
6797 * the rate mask to what mac80211 lists */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006798 iwl3945_set_rate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006799
6800 spin_unlock_irqrestore(&priv->lock, flags);
6801
6802#ifdef IEEE80211_CONF_CHANNEL_SWITCH
6803 if (conf->flags & IEEE80211_CONF_CHANNEL_SWITCH) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006804 iwl3945_hw_channel_switch(priv, conf->channel);
Zhu Yi76bb77e2007-11-22 10:53:22 +08006805 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006806 }
6807#endif
6808
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006809 iwl3945_radio_kill_sw(priv, !conf->radio_enabled);
Zhu Yib481de92007-09-25 17:54:57 -07006810
6811 if (!conf->radio_enabled) {
6812 IWL_DEBUG_MAC80211("leave - radio disabled\n");
Zhu Yi76bb77e2007-11-22 10:53:22 +08006813 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006814 }
6815
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006816 if (iwl3945_is_rfkill(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006817 IWL_DEBUG_MAC80211("leave - RF kill\n");
Zhu Yi76bb77e2007-11-22 10:53:22 +08006818 ret = -EIO;
6819 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006820 }
6821
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006822 iwl3945_set_rate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006823
6824 if (memcmp(&priv->active_rxon,
6825 &priv->staging_rxon, sizeof(priv->staging_rxon)))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006826 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006827 else
6828 IWL_DEBUG_INFO("No re-sending same RXON configuration.\n");
6829
6830 IWL_DEBUG_MAC80211("leave\n");
6831
Zhu Yi76bb77e2007-11-22 10:53:22 +08006832out:
Zhu Yia0646472007-12-20 14:10:01 +08006833 clear_bit(STATUS_CONF_PENDING, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07006834 mutex_unlock(&priv->mutex);
Zhu Yi76bb77e2007-11-22 10:53:22 +08006835 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07006836}
6837
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006838static void iwl3945_config_ap(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07006839{
6840 int rc = 0;
6841
Maarten Lankhorstd986bcd2008-01-23 10:15:16 -08006842 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
Zhu Yib481de92007-09-25 17:54:57 -07006843 return;
6844
6845 /* The following should be done only at AP bring up */
6846 if ((priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) == 0) {
6847
6848 /* RXON - unassoc (to set timing command) */
6849 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006850 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006851
6852 /* RXON Timing */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006853 memset(&priv->rxon_timing, 0, sizeof(struct iwl3945_rxon_time_cmd));
6854 iwl3945_setup_rxon_timing(priv);
6855 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON_TIMING,
Zhu Yib481de92007-09-25 17:54:57 -07006856 sizeof(priv->rxon_timing), &priv->rxon_timing);
6857 if (rc)
6858 IWL_WARNING("REPLY_RXON_TIMING failed - "
6859 "Attempting to continue.\n");
6860
6861 /* FIXME: what should be the assoc_id for AP? */
6862 priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
6863 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
6864 priv->staging_rxon.flags |=
6865 RXON_FLG_SHORT_PREAMBLE_MSK;
6866 else
6867 priv->staging_rxon.flags &=
6868 ~RXON_FLG_SHORT_PREAMBLE_MSK;
6869
6870 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
6871 if (priv->assoc_capability &
6872 WLAN_CAPABILITY_SHORT_SLOT_TIME)
6873 priv->staging_rxon.flags |=
6874 RXON_FLG_SHORT_SLOT_MSK;
6875 else
6876 priv->staging_rxon.flags &=
6877 ~RXON_FLG_SHORT_SLOT_MSK;
6878
6879 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
6880 priv->staging_rxon.flags &=
6881 ~RXON_FLG_SHORT_SLOT_MSK;
6882 }
6883 /* restore RXON assoc */
6884 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006885 iwl3945_commit_rxon(priv);
6886 iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0);
Zhu Yi556f8db2007-09-27 11:27:33 +08006887 }
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006888 iwl3945_send_beacon_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006889
6890 /* FIXME - we need to add code here to detect a totally new
6891 * configuration, reset the AP, unassoc, rxon timing, assoc,
6892 * clear sta table, add BCAST sta... */
6893}
6894
Johannes Berg32bfd352007-12-19 01:31:26 +01006895static int iwl3945_mac_config_interface(struct ieee80211_hw *hw,
6896 struct ieee80211_vif *vif,
Zhu Yib481de92007-09-25 17:54:57 -07006897 struct ieee80211_if_conf *conf)
6898{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006899 struct iwl3945_priv *priv = hw->priv;
Joe Perches0795af52007-10-03 17:59:30 -07006900 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07006901 unsigned long flags;
6902 int rc;
6903
6904 if (conf == NULL)
6905 return -EIO;
6906
Emmanuel Grumbachb716bb92008-03-04 18:09:32 -08006907 if (priv->vif != vif) {
6908 IWL_DEBUG_MAC80211("leave - priv->vif != vif\n");
6909 mutex_unlock(&priv->mutex);
6910 return 0;
6911 }
6912
Johannes Berg4150c572007-09-17 01:29:23 -04006913 /* XXX: this MUST use conf->mac_addr */
6914
Zhu Yib481de92007-09-25 17:54:57 -07006915 if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
6916 (!conf->beacon || !conf->ssid_len)) {
6917 IWL_DEBUG_MAC80211
6918 ("Leaving in AP mode because HostAPD is not ready.\n");
6919 return 0;
6920 }
6921
Zhu Yi5a66926a2008-01-14 17:46:18 -08006922 if (!iwl3945_is_alive(priv))
6923 return -EAGAIN;
6924
Zhu Yib481de92007-09-25 17:54:57 -07006925 mutex_lock(&priv->mutex);
6926
Zhu Yib481de92007-09-25 17:54:57 -07006927 if (conf->bssid)
Joe Perches0795af52007-10-03 17:59:30 -07006928 IWL_DEBUG_MAC80211("bssid: %s\n",
6929 print_mac(mac, conf->bssid));
Zhu Yib481de92007-09-25 17:54:57 -07006930
Johannes Berg4150c572007-09-17 01:29:23 -04006931/*
6932 * very dubious code was here; the probe filtering flag is never set:
6933 *
Zhu Yib481de92007-09-25 17:54:57 -07006934 if (unlikely(test_bit(STATUS_SCANNING, &priv->status)) &&
6935 !(priv->hw->flags & IEEE80211_HW_NO_PROBE_FILTERING)) {
Johannes Berg4150c572007-09-17 01:29:23 -04006936 */
Zhu Yib481de92007-09-25 17:54:57 -07006937
6938 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
6939 if (!conf->bssid) {
6940 conf->bssid = priv->mac_addr;
6941 memcpy(priv->bssid, priv->mac_addr, ETH_ALEN);
Joe Perches0795af52007-10-03 17:59:30 -07006942 IWL_DEBUG_MAC80211("bssid was set to: %s\n",
6943 print_mac(mac, conf->bssid));
Zhu Yib481de92007-09-25 17:54:57 -07006944 }
6945 if (priv->ibss_beacon)
6946 dev_kfree_skb(priv->ibss_beacon);
6947
6948 priv->ibss_beacon = conf->beacon;
6949 }
6950
Mohamed Abbasfde35712007-11-29 11:10:15 +08006951 if (iwl3945_is_rfkill(priv))
6952 goto done;
6953
Zhu Yib481de92007-09-25 17:54:57 -07006954 if (conf->bssid && !is_zero_ether_addr(conf->bssid) &&
6955 !is_multicast_ether_addr(conf->bssid)) {
6956 /* If there is currently a HW scan going on in the background
6957 * then we need to cancel it else the RXON below will fail. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006958 if (iwl3945_scan_cancel_timeout(priv, 100)) {
Zhu Yib481de92007-09-25 17:54:57 -07006959 IWL_WARNING("Aborted scan still in progress "
6960 "after 100ms\n");
6961 IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
6962 mutex_unlock(&priv->mutex);
6963 return -EAGAIN;
6964 }
6965 memcpy(priv->staging_rxon.bssid_addr, conf->bssid, ETH_ALEN);
6966
6967 /* TODO: Audit driver for usage of these members and see
6968 * if mac80211 deprecates them (priv->bssid looks like it
6969 * shouldn't be there, but I haven't scanned the IBSS code
6970 * to verify) - jpk */
6971 memcpy(priv->bssid, conf->bssid, ETH_ALEN);
6972
6973 if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006974 iwl3945_config_ap(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006975 else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006976 rc = iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006977 if ((priv->iw_mode == IEEE80211_IF_TYPE_STA) && rc)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006978 iwl3945_add_station(priv,
Zhu Yi556f8db2007-09-27 11:27:33 +08006979 priv->active_rxon.bssid_addr, 1, 0);
Zhu Yib481de92007-09-25 17:54:57 -07006980 }
6981
6982 } else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006983 iwl3945_scan_cancel_timeout(priv, 100);
Zhu Yib481de92007-09-25 17:54:57 -07006984 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006985 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006986 }
6987
Mohamed Abbasfde35712007-11-29 11:10:15 +08006988 done:
Zhu Yib481de92007-09-25 17:54:57 -07006989 spin_lock_irqsave(&priv->lock, flags);
6990 if (!conf->ssid_len)
6991 memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
6992 else
6993 memcpy(priv->essid, conf->ssid, conf->ssid_len);
6994
6995 priv->essid_len = conf->ssid_len;
6996 spin_unlock_irqrestore(&priv->lock, flags);
6997
6998 IWL_DEBUG_MAC80211("leave\n");
6999 mutex_unlock(&priv->mutex);
7000
7001 return 0;
7002}
7003
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007004static void iwl3945_configure_filter(struct ieee80211_hw *hw,
Johannes Berg4150c572007-09-17 01:29:23 -04007005 unsigned int changed_flags,
7006 unsigned int *total_flags,
7007 int mc_count, struct dev_addr_list *mc_list)
7008{
7009 /*
7010 * XXX: dummy
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007011 * see also iwl3945_connection_init_rx_config
Johannes Berg4150c572007-09-17 01:29:23 -04007012 */
7013 *total_flags = 0;
7014}
7015
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007016static void iwl3945_mac_remove_interface(struct ieee80211_hw *hw,
Zhu Yib481de92007-09-25 17:54:57 -07007017 struct ieee80211_if_init_conf *conf)
7018{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007019 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007020
7021 IWL_DEBUG_MAC80211("enter\n");
7022
7023 mutex_lock(&priv->mutex);
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08007024
Mohamed Abbasfde35712007-11-29 11:10:15 +08007025 if (iwl3945_is_ready_rf(priv)) {
7026 iwl3945_scan_cancel_timeout(priv, 100);
7027 cancel_delayed_work(&priv->post_associate);
7028 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
7029 iwl3945_commit_rxon(priv);
7030 }
Johannes Berg32bfd352007-12-19 01:31:26 +01007031 if (priv->vif == conf->vif) {
7032 priv->vif = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07007033 memset(priv->bssid, 0, ETH_ALEN);
7034 memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
7035 priv->essid_len = 0;
7036 }
7037 mutex_unlock(&priv->mutex);
7038
7039 IWL_DEBUG_MAC80211("leave\n");
Zhu Yib481de92007-09-25 17:54:57 -07007040}
7041
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007042static int iwl3945_mac_hw_scan(struct ieee80211_hw *hw, u8 *ssid, size_t len)
Zhu Yib481de92007-09-25 17:54:57 -07007043{
7044 int rc = 0;
7045 unsigned long flags;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007046 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007047
7048 IWL_DEBUG_MAC80211("enter\n");
7049
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007050 mutex_lock(&priv->mutex);
Zhu Yib481de92007-09-25 17:54:57 -07007051 spin_lock_irqsave(&priv->lock, flags);
7052
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007053 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007054 rc = -EIO;
7055 IWL_DEBUG_MAC80211("leave - not ready or exit pending\n");
7056 goto out_unlock;
7057 }
7058
7059 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) { /* APs don't scan */
7060 rc = -EIO;
7061 IWL_ERROR("ERROR: APs don't scan\n");
7062 goto out_unlock;
7063 }
7064
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08007065 /* we don't schedule scan within next_scan_jiffies period */
7066 if (priv->next_scan_jiffies &&
7067 time_after(priv->next_scan_jiffies, jiffies)) {
7068 rc = -EAGAIN;
7069 goto out_unlock;
7070 }
Zhu Yib481de92007-09-25 17:54:57 -07007071 /* if we just finished scan ask for delay */
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08007072 if (priv->last_scan_jiffies && time_after(priv->last_scan_jiffies +
7073 IWL_DELAY_NEXT_SCAN, jiffies)) {
Zhu Yib481de92007-09-25 17:54:57 -07007074 rc = -EAGAIN;
7075 goto out_unlock;
7076 }
7077 if (len) {
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08007078 IWL_DEBUG_SCAN("direct scan for %s [%d]\n ",
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007079 iwl3945_escape_essid(ssid, len), (int)len);
Zhu Yib481de92007-09-25 17:54:57 -07007080
7081 priv->one_direct_scan = 1;
7082 priv->direct_ssid_len = (u8)
7083 min((u8) len, (u8) IW_ESSID_MAX_SIZE);
7084 memcpy(priv->direct_ssid, ssid, priv->direct_ssid_len);
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08007085 } else
7086 priv->one_direct_scan = 0;
Zhu Yib481de92007-09-25 17:54:57 -07007087
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007088 rc = iwl3945_scan_initiate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007089
7090 IWL_DEBUG_MAC80211("leave\n");
7091
7092out_unlock:
7093 spin_unlock_irqrestore(&priv->lock, flags);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007094 mutex_unlock(&priv->mutex);
Zhu Yib481de92007-09-25 17:54:57 -07007095
7096 return rc;
7097}
7098
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007099static int iwl3945_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Zhu Yib481de92007-09-25 17:54:57 -07007100 const u8 *local_addr, const u8 *addr,
7101 struct ieee80211_key_conf *key)
7102{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007103 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007104 int rc = 0;
7105 u8 sta_id;
7106
7107 IWL_DEBUG_MAC80211("enter\n");
7108
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007109 if (!iwl3945_param_hwcrypto) {
Zhu Yib481de92007-09-25 17:54:57 -07007110 IWL_DEBUG_MAC80211("leave - hwcrypto disabled\n");
7111 return -EOPNOTSUPP;
7112 }
7113
7114 if (is_zero_ether_addr(addr))
7115 /* only support pairwise keys */
7116 return -EOPNOTSUPP;
7117
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007118 sta_id = iwl3945_hw_find_station(priv, addr);
Zhu Yib481de92007-09-25 17:54:57 -07007119 if (sta_id == IWL_INVALID_STATION) {
Joe Perches0795af52007-10-03 17:59:30 -07007120 DECLARE_MAC_BUF(mac);
7121
7122 IWL_DEBUG_MAC80211("leave - %s not in station map.\n",
7123 print_mac(mac, addr));
Zhu Yib481de92007-09-25 17:54:57 -07007124 return -EINVAL;
7125 }
7126
7127 mutex_lock(&priv->mutex);
7128
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007129 iwl3945_scan_cancel_timeout(priv, 100);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007130
Zhu Yib481de92007-09-25 17:54:57 -07007131 switch (cmd) {
7132 case SET_KEY:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007133 rc = iwl3945_update_sta_key_info(priv, key, sta_id);
Zhu Yib481de92007-09-25 17:54:57 -07007134 if (!rc) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007135 iwl3945_set_rxon_hwcrypto(priv, 1);
7136 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007137 key->hw_key_idx = sta_id;
7138 IWL_DEBUG_MAC80211("set_key success, using hwcrypto\n");
7139 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
7140 }
7141 break;
7142 case DISABLE_KEY:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007143 rc = iwl3945_clear_sta_key_info(priv, sta_id);
Zhu Yib481de92007-09-25 17:54:57 -07007144 if (!rc) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007145 iwl3945_set_rxon_hwcrypto(priv, 0);
7146 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007147 IWL_DEBUG_MAC80211("disable hwcrypto key\n");
7148 }
7149 break;
7150 default:
7151 rc = -EINVAL;
7152 }
7153
7154 IWL_DEBUG_MAC80211("leave\n");
7155 mutex_unlock(&priv->mutex);
7156
7157 return rc;
7158}
7159
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007160static int iwl3945_mac_conf_tx(struct ieee80211_hw *hw, int queue,
Zhu Yib481de92007-09-25 17:54:57 -07007161 const struct ieee80211_tx_queue_params *params)
7162{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007163 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007164 unsigned long flags;
7165 int q;
Zhu Yib481de92007-09-25 17:54:57 -07007166
7167 IWL_DEBUG_MAC80211("enter\n");
7168
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007169 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007170 IWL_DEBUG_MAC80211("leave - RF not ready\n");
7171 return -EIO;
7172 }
7173
7174 if (queue >= AC_NUM) {
7175 IWL_DEBUG_MAC80211("leave - queue >= AC_NUM %d\n", queue);
7176 return 0;
7177 }
7178
Zhu Yib481de92007-09-25 17:54:57 -07007179 if (!priv->qos_data.qos_enable) {
7180 priv->qos_data.qos_active = 0;
7181 IWL_DEBUG_MAC80211("leave - qos not enabled\n");
7182 return 0;
7183 }
7184 q = AC_NUM - 1 - queue;
7185
7186 spin_lock_irqsave(&priv->lock, flags);
7187
7188 priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
7189 priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
7190 priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
7191 priv->qos_data.def_qos_parm.ac[q].edca_txop =
Johannes Berg3330d7b2008-02-10 16:49:38 +01007192 cpu_to_le16((params->txop * 32));
Zhu Yib481de92007-09-25 17:54:57 -07007193
7194 priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
7195 priv->qos_data.qos_active = 1;
7196
7197 spin_unlock_irqrestore(&priv->lock, flags);
7198
7199 mutex_lock(&priv->mutex);
7200 if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007201 iwl3945_activate_qos(priv, 1);
7202 else if (priv->assoc_id && iwl3945_is_associated(priv))
7203 iwl3945_activate_qos(priv, 0);
Zhu Yib481de92007-09-25 17:54:57 -07007204
7205 mutex_unlock(&priv->mutex);
7206
Zhu Yib481de92007-09-25 17:54:57 -07007207 IWL_DEBUG_MAC80211("leave\n");
7208 return 0;
7209}
7210
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007211static int iwl3945_mac_get_tx_stats(struct ieee80211_hw *hw,
Zhu Yib481de92007-09-25 17:54:57 -07007212 struct ieee80211_tx_queue_stats *stats)
7213{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007214 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007215 int i, avail;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007216 struct iwl3945_tx_queue *txq;
7217 struct iwl3945_queue *q;
Zhu Yib481de92007-09-25 17:54:57 -07007218 unsigned long flags;
7219
7220 IWL_DEBUG_MAC80211("enter\n");
7221
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007222 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007223 IWL_DEBUG_MAC80211("leave - RF not ready\n");
7224 return -EIO;
7225 }
7226
7227 spin_lock_irqsave(&priv->lock, flags);
7228
7229 for (i = 0; i < AC_NUM; i++) {
7230 txq = &priv->txq[i];
7231 q = &txq->q;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007232 avail = iwl3945_queue_space(q);
Zhu Yib481de92007-09-25 17:54:57 -07007233
7234 stats->data[i].len = q->n_window - avail;
7235 stats->data[i].limit = q->n_window - q->high_mark;
7236 stats->data[i].count = q->n_window;
7237
7238 }
7239 spin_unlock_irqrestore(&priv->lock, flags);
7240
7241 IWL_DEBUG_MAC80211("leave\n");
7242
7243 return 0;
7244}
7245
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007246static int iwl3945_mac_get_stats(struct ieee80211_hw *hw,
Zhu Yib481de92007-09-25 17:54:57 -07007247 struct ieee80211_low_level_stats *stats)
7248{
7249 IWL_DEBUG_MAC80211("enter\n");
7250 IWL_DEBUG_MAC80211("leave\n");
7251
7252 return 0;
7253}
7254
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007255static u64 iwl3945_mac_get_tsf(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07007256{
7257 IWL_DEBUG_MAC80211("enter\n");
7258 IWL_DEBUG_MAC80211("leave\n");
7259
7260 return 0;
7261}
7262
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007263static void iwl3945_mac_reset_tsf(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07007264{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007265 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007266 unsigned long flags;
7267
7268 mutex_lock(&priv->mutex);
7269 IWL_DEBUG_MAC80211("enter\n");
7270
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007271 iwl3945_reset_qos(priv);
Ron Rindjunsky292ae172008-02-06 11:20:39 -08007272
Zhu Yib481de92007-09-25 17:54:57 -07007273 cancel_delayed_work(&priv->post_associate);
7274
7275 spin_lock_irqsave(&priv->lock, flags);
7276 priv->assoc_id = 0;
7277 priv->assoc_capability = 0;
7278 priv->call_post_assoc_from_beacon = 0;
7279
7280 /* new association get rid of ibss beacon skb */
7281 if (priv->ibss_beacon)
7282 dev_kfree_skb(priv->ibss_beacon);
7283
7284 priv->ibss_beacon = NULL;
7285
7286 priv->beacon_int = priv->hw->conf.beacon_int;
7287 priv->timestamp1 = 0;
7288 priv->timestamp0 = 0;
7289 if ((priv->iw_mode == IEEE80211_IF_TYPE_STA))
7290 priv->beacon_int = 0;
7291
7292 spin_unlock_irqrestore(&priv->lock, flags);
7293
Mohamed Abbasfde35712007-11-29 11:10:15 +08007294 if (!iwl3945_is_ready_rf(priv)) {
7295 IWL_DEBUG_MAC80211("leave - not ready\n");
7296 mutex_unlock(&priv->mutex);
7297 return;
7298 }
7299
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007300 /* we are restarting association process
7301 * clear RXON_FILTER_ASSOC_MSK bit
7302 */
7303 if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007304 iwl3945_scan_cancel_timeout(priv, 100);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007305 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007306 iwl3945_commit_rxon(priv);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007307 }
7308
Zhu Yib481de92007-09-25 17:54:57 -07007309 /* Per mac80211.h: This is only used in IBSS mode... */
7310 if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007311
Zhu Yib481de92007-09-25 17:54:57 -07007312 IWL_DEBUG_MAC80211("leave - not in IBSS\n");
7313 mutex_unlock(&priv->mutex);
7314 return;
7315 }
7316
Zhu Yib481de92007-09-25 17:54:57 -07007317 priv->only_active_channel = 0;
7318
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007319 iwl3945_set_rate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007320
7321 mutex_unlock(&priv->mutex);
7322
7323 IWL_DEBUG_MAC80211("leave\n");
7324
7325}
7326
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007327static int iwl3945_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
Zhu Yib481de92007-09-25 17:54:57 -07007328 struct ieee80211_tx_control *control)
7329{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007330 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007331 unsigned long flags;
7332
7333 mutex_lock(&priv->mutex);
7334 IWL_DEBUG_MAC80211("enter\n");
7335
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007336 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007337 IWL_DEBUG_MAC80211("leave - RF not ready\n");
7338 mutex_unlock(&priv->mutex);
7339 return -EIO;
7340 }
7341
7342 if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
7343 IWL_DEBUG_MAC80211("leave - not IBSS\n");
7344 mutex_unlock(&priv->mutex);
7345 return -EIO;
7346 }
7347
7348 spin_lock_irqsave(&priv->lock, flags);
7349
7350 if (priv->ibss_beacon)
7351 dev_kfree_skb(priv->ibss_beacon);
7352
7353 priv->ibss_beacon = skb;
7354
7355 priv->assoc_id = 0;
7356
7357 IWL_DEBUG_MAC80211("leave\n");
7358 spin_unlock_irqrestore(&priv->lock, flags);
7359
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007360 iwl3945_reset_qos(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007361
7362 queue_work(priv->workqueue, &priv->post_associate.work);
7363
7364 mutex_unlock(&priv->mutex);
7365
7366 return 0;
7367}
7368
7369/*****************************************************************************
7370 *
7371 * sysfs attributes
7372 *
7373 *****************************************************************************/
7374
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007375#ifdef CONFIG_IWL3945_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -07007376
7377/*
7378 * The following adds a new attribute to the sysfs representation
7379 * of this device driver (i.e. a new file in /sys/bus/pci/drivers/iwl/)
7380 * used for controlling the debug level.
7381 *
7382 * See the level definitions in iwl for details.
7383 */
7384
7385static ssize_t show_debug_level(struct device_driver *d, char *buf)
7386{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007387 return sprintf(buf, "0x%08X\n", iwl3945_debug_level);
Zhu Yib481de92007-09-25 17:54:57 -07007388}
7389static ssize_t store_debug_level(struct device_driver *d,
7390 const char *buf, size_t count)
7391{
7392 char *p = (char *)buf;
7393 u32 val;
7394
7395 val = simple_strtoul(p, &p, 0);
7396 if (p == buf)
7397 printk(KERN_INFO DRV_NAME
7398 ": %s is not in hex or decimal form.\n", buf);
7399 else
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007400 iwl3945_debug_level = val;
Zhu Yib481de92007-09-25 17:54:57 -07007401
7402 return strnlen(buf, count);
7403}
7404
7405static DRIVER_ATTR(debug_level, S_IWUSR | S_IRUGO,
7406 show_debug_level, store_debug_level);
7407
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007408#endif /* CONFIG_IWL3945_DEBUG */
Zhu Yib481de92007-09-25 17:54:57 -07007409
7410static ssize_t show_rf_kill(struct device *d,
7411 struct device_attribute *attr, char *buf)
7412{
7413 /*
7414 * 0 - RF kill not enabled
7415 * 1 - SW based RF kill active (sysfs)
7416 * 2 - HW based RF kill active
7417 * 3 - Both HW and SW based RF kill active
7418 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007419 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007420 int val = (test_bit(STATUS_RF_KILL_SW, &priv->status) ? 0x1 : 0x0) |
7421 (test_bit(STATUS_RF_KILL_HW, &priv->status) ? 0x2 : 0x0);
7422
7423 return sprintf(buf, "%i\n", val);
7424}
7425
7426static ssize_t store_rf_kill(struct device *d,
7427 struct device_attribute *attr,
7428 const char *buf, size_t count)
7429{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007430 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007431
7432 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007433 iwl3945_radio_kill_sw(priv, buf[0] == '1');
Zhu Yib481de92007-09-25 17:54:57 -07007434 mutex_unlock(&priv->mutex);
7435
7436 return count;
7437}
7438
7439static DEVICE_ATTR(rf_kill, S_IWUSR | S_IRUGO, show_rf_kill, store_rf_kill);
7440
7441static ssize_t show_temperature(struct device *d,
7442 struct device_attribute *attr, char *buf)
7443{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007444 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007445
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007446 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07007447 return -EAGAIN;
7448
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007449 return sprintf(buf, "%d\n", iwl3945_hw_get_temperature(priv));
Zhu Yib481de92007-09-25 17:54:57 -07007450}
7451
7452static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
7453
7454static ssize_t show_rs_window(struct device *d,
7455 struct device_attribute *attr,
7456 char *buf)
7457{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007458 struct iwl3945_priv *priv = d->driver_data;
7459 return iwl3945_fill_rs_info(priv->hw, buf, IWL_AP_ID);
Zhu Yib481de92007-09-25 17:54:57 -07007460}
7461static DEVICE_ATTR(rs_window, S_IRUGO, show_rs_window, NULL);
7462
7463static ssize_t show_tx_power(struct device *d,
7464 struct device_attribute *attr, char *buf)
7465{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007466 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007467 return sprintf(buf, "%d\n", priv->user_txpower_limit);
7468}
7469
7470static ssize_t store_tx_power(struct device *d,
7471 struct device_attribute *attr,
7472 const char *buf, size_t count)
7473{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007474 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007475 char *p = (char *)buf;
7476 u32 val;
7477
7478 val = simple_strtoul(p, &p, 10);
7479 if (p == buf)
7480 printk(KERN_INFO DRV_NAME
7481 ": %s is not in decimal form.\n", buf);
7482 else
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007483 iwl3945_hw_reg_set_txpower(priv, val);
Zhu Yib481de92007-09-25 17:54:57 -07007484
7485 return count;
7486}
7487
7488static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
7489
7490static ssize_t show_flags(struct device *d,
7491 struct device_attribute *attr, char *buf)
7492{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007493 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007494
7495 return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
7496}
7497
7498static ssize_t store_flags(struct device *d,
7499 struct device_attribute *attr,
7500 const char *buf, size_t count)
7501{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007502 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007503 u32 flags = simple_strtoul(buf, NULL, 0);
7504
7505 mutex_lock(&priv->mutex);
7506 if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
7507 /* Cancel any currently running scans... */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007508 if (iwl3945_scan_cancel_timeout(priv, 100))
Zhu Yib481de92007-09-25 17:54:57 -07007509 IWL_WARNING("Could not cancel scan.\n");
7510 else {
7511 IWL_DEBUG_INFO("Committing rxon.flags = 0x%04X\n",
7512 flags);
7513 priv->staging_rxon.flags = cpu_to_le32(flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007514 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007515 }
7516 }
7517 mutex_unlock(&priv->mutex);
7518
7519 return count;
7520}
7521
7522static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
7523
7524static ssize_t show_filter_flags(struct device *d,
7525 struct device_attribute *attr, char *buf)
7526{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007527 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007528
7529 return sprintf(buf, "0x%04X\n",
7530 le32_to_cpu(priv->active_rxon.filter_flags));
7531}
7532
7533static ssize_t store_filter_flags(struct device *d,
7534 struct device_attribute *attr,
7535 const char *buf, size_t count)
7536{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007537 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007538 u32 filter_flags = simple_strtoul(buf, NULL, 0);
7539
7540 mutex_lock(&priv->mutex);
7541 if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
7542 /* Cancel any currently running scans... */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007543 if (iwl3945_scan_cancel_timeout(priv, 100))
Zhu Yib481de92007-09-25 17:54:57 -07007544 IWL_WARNING("Could not cancel scan.\n");
7545 else {
7546 IWL_DEBUG_INFO("Committing rxon.filter_flags = "
7547 "0x%04X\n", filter_flags);
7548 priv->staging_rxon.filter_flags =
7549 cpu_to_le32(filter_flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007550 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007551 }
7552 }
7553 mutex_unlock(&priv->mutex);
7554
7555 return count;
7556}
7557
7558static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
7559 store_filter_flags);
7560
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007561#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Zhu Yib481de92007-09-25 17:54:57 -07007562
7563static ssize_t show_measurement(struct device *d,
7564 struct device_attribute *attr, char *buf)
7565{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007566 struct iwl3945_priv *priv = dev_get_drvdata(d);
7567 struct iwl3945_spectrum_notification measure_report;
Zhu Yib481de92007-09-25 17:54:57 -07007568 u32 size = sizeof(measure_report), len = 0, ofs = 0;
7569 u8 *data = (u8 *) & measure_report;
7570 unsigned long flags;
7571
7572 spin_lock_irqsave(&priv->lock, flags);
7573 if (!(priv->measurement_status & MEASUREMENT_READY)) {
7574 spin_unlock_irqrestore(&priv->lock, flags);
7575 return 0;
7576 }
7577 memcpy(&measure_report, &priv->measure_report, size);
7578 priv->measurement_status = 0;
7579 spin_unlock_irqrestore(&priv->lock, flags);
7580
7581 while (size && (PAGE_SIZE - len)) {
7582 hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
7583 PAGE_SIZE - len, 1);
7584 len = strlen(buf);
7585 if (PAGE_SIZE - len)
7586 buf[len++] = '\n';
7587
7588 ofs += 16;
7589 size -= min(size, 16U);
7590 }
7591
7592 return len;
7593}
7594
7595static ssize_t store_measurement(struct device *d,
7596 struct device_attribute *attr,
7597 const char *buf, size_t count)
7598{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007599 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007600 struct ieee80211_measurement_params params = {
7601 .channel = le16_to_cpu(priv->active_rxon.channel),
7602 .start_time = cpu_to_le64(priv->last_tsf),
7603 .duration = cpu_to_le16(1),
7604 };
7605 u8 type = IWL_MEASURE_BASIC;
7606 u8 buffer[32];
7607 u8 channel;
7608
7609 if (count) {
7610 char *p = buffer;
7611 strncpy(buffer, buf, min(sizeof(buffer), count));
7612 channel = simple_strtoul(p, NULL, 0);
7613 if (channel)
7614 params.channel = channel;
7615
7616 p = buffer;
7617 while (*p && *p != ' ')
7618 p++;
7619 if (*p)
7620 type = simple_strtoul(p + 1, NULL, 0);
7621 }
7622
7623 IWL_DEBUG_INFO("Invoking measurement of type %d on "
7624 "channel %d (for '%s')\n", type, params.channel, buf);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007625 iwl3945_get_measurement(priv, &params, type);
Zhu Yib481de92007-09-25 17:54:57 -07007626
7627 return count;
7628}
7629
7630static DEVICE_ATTR(measurement, S_IRUSR | S_IWUSR,
7631 show_measurement, store_measurement);
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007632#endif /* CONFIG_IWL3945_SPECTRUM_MEASUREMENT */
Zhu Yib481de92007-09-25 17:54:57 -07007633
Zhu Yib481de92007-09-25 17:54:57 -07007634static ssize_t store_retry_rate(struct device *d,
7635 struct device_attribute *attr,
7636 const char *buf, size_t count)
7637{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007638 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007639
7640 priv->retry_rate = simple_strtoul(buf, NULL, 0);
7641 if (priv->retry_rate <= 0)
7642 priv->retry_rate = 1;
7643
7644 return count;
7645}
7646
7647static ssize_t show_retry_rate(struct device *d,
7648 struct device_attribute *attr, char *buf)
7649{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007650 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007651 return sprintf(buf, "%d", priv->retry_rate);
7652}
7653
7654static DEVICE_ATTR(retry_rate, S_IWUSR | S_IRUSR, show_retry_rate,
7655 store_retry_rate);
7656
7657static ssize_t store_power_level(struct device *d,
7658 struct device_attribute *attr,
7659 const char *buf, size_t count)
7660{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007661 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007662 int rc;
7663 int mode;
7664
7665 mode = simple_strtoul(buf, NULL, 0);
7666 mutex_lock(&priv->mutex);
7667
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007668 if (!iwl3945_is_ready(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007669 rc = -EAGAIN;
7670 goto out;
7671 }
7672
7673 if ((mode < 1) || (mode > IWL_POWER_LIMIT) || (mode == IWL_POWER_AC))
7674 mode = IWL_POWER_AC;
7675 else
7676 mode |= IWL_POWER_ENABLED;
7677
7678 if (mode != priv->power_mode) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007679 rc = iwl3945_send_power_mode(priv, IWL_POWER_LEVEL(mode));
Zhu Yib481de92007-09-25 17:54:57 -07007680 if (rc) {
7681 IWL_DEBUG_MAC80211("failed setting power mode.\n");
7682 goto out;
7683 }
7684 priv->power_mode = mode;
7685 }
7686
7687 rc = count;
7688
7689 out:
7690 mutex_unlock(&priv->mutex);
7691 return rc;
7692}
7693
7694#define MAX_WX_STRING 80
7695
7696/* Values are in microsecond */
7697static const s32 timeout_duration[] = {
7698 350000,
7699 250000,
7700 75000,
7701 37000,
7702 25000,
7703};
7704static const s32 period_duration[] = {
7705 400000,
7706 700000,
7707 1000000,
7708 1000000,
7709 1000000
7710};
7711
7712static ssize_t show_power_level(struct device *d,
7713 struct device_attribute *attr, char *buf)
7714{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007715 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007716 int level = IWL_POWER_LEVEL(priv->power_mode);
7717 char *p = buf;
7718
7719 p += sprintf(p, "%d ", level);
7720 switch (level) {
7721 case IWL_POWER_MODE_CAM:
7722 case IWL_POWER_AC:
7723 p += sprintf(p, "(AC)");
7724 break;
7725 case IWL_POWER_BATTERY:
7726 p += sprintf(p, "(BATTERY)");
7727 break;
7728 default:
7729 p += sprintf(p,
7730 "(Timeout %dms, Period %dms)",
7731 timeout_duration[level - 1] / 1000,
7732 period_duration[level - 1] / 1000);
7733 }
7734
7735 if (!(priv->power_mode & IWL_POWER_ENABLED))
7736 p += sprintf(p, " OFF\n");
7737 else
7738 p += sprintf(p, " \n");
7739
7740 return (p - buf + 1);
7741
7742}
7743
7744static DEVICE_ATTR(power_level, S_IWUSR | S_IRUSR, show_power_level,
7745 store_power_level);
7746
7747static ssize_t show_channels(struct device *d,
7748 struct device_attribute *attr, char *buf)
7749{
Johannes Berg8318d782008-01-24 19:38:38 +01007750 /* all this shit doesn't belong into sysfs anyway */
7751 return 0;
Zhu Yib481de92007-09-25 17:54:57 -07007752}
7753
7754static DEVICE_ATTR(channels, S_IRUSR, show_channels, NULL);
7755
7756static ssize_t show_statistics(struct device *d,
7757 struct device_attribute *attr, char *buf)
7758{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007759 struct iwl3945_priv *priv = dev_get_drvdata(d);
7760 u32 size = sizeof(struct iwl3945_notif_statistics);
Zhu Yib481de92007-09-25 17:54:57 -07007761 u32 len = 0, ofs = 0;
7762 u8 *data = (u8 *) & priv->statistics;
7763 int rc = 0;
7764
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007765 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07007766 return -EAGAIN;
7767
7768 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007769 rc = iwl3945_send_statistics_request(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007770 mutex_unlock(&priv->mutex);
7771
7772 if (rc) {
7773 len = sprintf(buf,
7774 "Error sending statistics request: 0x%08X\n", rc);
7775 return len;
7776 }
7777
7778 while (size && (PAGE_SIZE - len)) {
7779 hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
7780 PAGE_SIZE - len, 1);
7781 len = strlen(buf);
7782 if (PAGE_SIZE - len)
7783 buf[len++] = '\n';
7784
7785 ofs += 16;
7786 size -= min(size, 16U);
7787 }
7788
7789 return len;
7790}
7791
7792static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
7793
7794static ssize_t show_antenna(struct device *d,
7795 struct device_attribute *attr, char *buf)
7796{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007797 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007798
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007799 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07007800 return -EAGAIN;
7801
7802 return sprintf(buf, "%d\n", priv->antenna);
7803}
7804
7805static ssize_t store_antenna(struct device *d,
7806 struct device_attribute *attr,
7807 const char *buf, size_t count)
7808{
7809 int ant;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007810 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007811
7812 if (count == 0)
7813 return 0;
7814
7815 if (sscanf(buf, "%1i", &ant) != 1) {
7816 IWL_DEBUG_INFO("not in hex or decimal form.\n");
7817 return count;
7818 }
7819
7820 if ((ant >= 0) && (ant <= 2)) {
7821 IWL_DEBUG_INFO("Setting antenna select to %d.\n", ant);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007822 priv->antenna = (enum iwl3945_antenna)ant;
Zhu Yib481de92007-09-25 17:54:57 -07007823 } else
7824 IWL_DEBUG_INFO("Bad antenna select value %d.\n", ant);
7825
7826
7827 return count;
7828}
7829
7830static DEVICE_ATTR(antenna, S_IWUSR | S_IRUGO, show_antenna, store_antenna);
7831
7832static ssize_t show_status(struct device *d,
7833 struct device_attribute *attr, char *buf)
7834{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007835 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
7836 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07007837 return -EAGAIN;
7838 return sprintf(buf, "0x%08x\n", (int)priv->status);
7839}
7840
7841static DEVICE_ATTR(status, S_IRUGO, show_status, NULL);
7842
7843static ssize_t dump_error_log(struct device *d,
7844 struct device_attribute *attr,
7845 const char *buf, size_t count)
7846{
7847 char *p = (char *)buf;
7848
7849 if (p[0] == '1')
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007850 iwl3945_dump_nic_error_log((struct iwl3945_priv *)d->driver_data);
Zhu Yib481de92007-09-25 17:54:57 -07007851
7852 return strnlen(buf, count);
7853}
7854
7855static DEVICE_ATTR(dump_errors, S_IWUSR, NULL, dump_error_log);
7856
7857static ssize_t dump_event_log(struct device *d,
7858 struct device_attribute *attr,
7859 const char *buf, size_t count)
7860{
7861 char *p = (char *)buf;
7862
7863 if (p[0] == '1')
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007864 iwl3945_dump_nic_event_log((struct iwl3945_priv *)d->driver_data);
Zhu Yib481de92007-09-25 17:54:57 -07007865
7866 return strnlen(buf, count);
7867}
7868
7869static DEVICE_ATTR(dump_events, S_IWUSR, NULL, dump_event_log);
7870
7871/*****************************************************************************
7872 *
7873 * driver setup and teardown
7874 *
7875 *****************************************************************************/
7876
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007877static void iwl3945_setup_deferred_work(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07007878{
7879 priv->workqueue = create_workqueue(DRV_NAME);
7880
7881 init_waitqueue_head(&priv->wait_command_queue);
7882
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007883 INIT_WORK(&priv->up, iwl3945_bg_up);
7884 INIT_WORK(&priv->restart, iwl3945_bg_restart);
7885 INIT_WORK(&priv->rx_replenish, iwl3945_bg_rx_replenish);
7886 INIT_WORK(&priv->scan_completed, iwl3945_bg_scan_completed);
7887 INIT_WORK(&priv->request_scan, iwl3945_bg_request_scan);
7888 INIT_WORK(&priv->abort_scan, iwl3945_bg_abort_scan);
7889 INIT_WORK(&priv->rf_kill, iwl3945_bg_rf_kill);
7890 INIT_WORK(&priv->beacon_update, iwl3945_bg_beacon_update);
7891 INIT_DELAYED_WORK(&priv->post_associate, iwl3945_bg_post_associate);
7892 INIT_DELAYED_WORK(&priv->init_alive_start, iwl3945_bg_init_alive_start);
7893 INIT_DELAYED_WORK(&priv->alive_start, iwl3945_bg_alive_start);
7894 INIT_DELAYED_WORK(&priv->scan_check, iwl3945_bg_scan_check);
Zhu Yib481de92007-09-25 17:54:57 -07007895
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007896 iwl3945_hw_setup_deferred_work(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007897
7898 tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007899 iwl3945_irq_tasklet, (unsigned long)priv);
Zhu Yib481de92007-09-25 17:54:57 -07007900}
7901
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007902static void iwl3945_cancel_deferred_work(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07007903{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007904 iwl3945_hw_cancel_deferred_work(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007905
Joonwoo Parke47eb6a2007-11-29 10:42:49 +09007906 cancel_delayed_work_sync(&priv->init_alive_start);
Zhu Yib481de92007-09-25 17:54:57 -07007907 cancel_delayed_work(&priv->scan_check);
7908 cancel_delayed_work(&priv->alive_start);
7909 cancel_delayed_work(&priv->post_associate);
7910 cancel_work_sync(&priv->beacon_update);
7911}
7912
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007913static struct attribute *iwl3945_sysfs_entries[] = {
Zhu Yib481de92007-09-25 17:54:57 -07007914 &dev_attr_antenna.attr,
7915 &dev_attr_channels.attr,
7916 &dev_attr_dump_errors.attr,
7917 &dev_attr_dump_events.attr,
7918 &dev_attr_flags.attr,
7919 &dev_attr_filter_flags.attr,
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007920#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Zhu Yib481de92007-09-25 17:54:57 -07007921 &dev_attr_measurement.attr,
7922#endif
7923 &dev_attr_power_level.attr,
Zhu Yib481de92007-09-25 17:54:57 -07007924 &dev_attr_retry_rate.attr,
7925 &dev_attr_rf_kill.attr,
7926 &dev_attr_rs_window.attr,
7927 &dev_attr_statistics.attr,
7928 &dev_attr_status.attr,
7929 &dev_attr_temperature.attr,
Zhu Yib481de92007-09-25 17:54:57 -07007930 &dev_attr_tx_power.attr,
7931
7932 NULL
7933};
7934
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007935static struct attribute_group iwl3945_attribute_group = {
Zhu Yib481de92007-09-25 17:54:57 -07007936 .name = NULL, /* put in device directory */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007937 .attrs = iwl3945_sysfs_entries,
Zhu Yib481de92007-09-25 17:54:57 -07007938};
7939
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007940static struct ieee80211_ops iwl3945_hw_ops = {
7941 .tx = iwl3945_mac_tx,
7942 .start = iwl3945_mac_start,
7943 .stop = iwl3945_mac_stop,
7944 .add_interface = iwl3945_mac_add_interface,
7945 .remove_interface = iwl3945_mac_remove_interface,
7946 .config = iwl3945_mac_config,
7947 .config_interface = iwl3945_mac_config_interface,
7948 .configure_filter = iwl3945_configure_filter,
7949 .set_key = iwl3945_mac_set_key,
7950 .get_stats = iwl3945_mac_get_stats,
7951 .get_tx_stats = iwl3945_mac_get_tx_stats,
7952 .conf_tx = iwl3945_mac_conf_tx,
7953 .get_tsf = iwl3945_mac_get_tsf,
7954 .reset_tsf = iwl3945_mac_reset_tsf,
7955 .beacon_update = iwl3945_mac_beacon_update,
7956 .hw_scan = iwl3945_mac_hw_scan
Zhu Yib481de92007-09-25 17:54:57 -07007957};
7958
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007959static int iwl3945_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Zhu Yib481de92007-09-25 17:54:57 -07007960{
7961 int err = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007962 struct iwl3945_priv *priv;
Zhu Yib481de92007-09-25 17:54:57 -07007963 struct ieee80211_hw *hw;
Tomas Winkler82b9a122008-03-04 18:09:30 -08007964 struct iwl_3945_cfg *cfg = (struct iwl_3945_cfg *)(ent->driver_data);
Zhu Yib481de92007-09-25 17:54:57 -07007965 int i;
Mohamed Abbas0359fac2008-03-28 16:21:08 -07007966 unsigned long flags;
Zhu Yi5a66926a2008-01-14 17:46:18 -08007967 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07007968
Cahill, Ben M6440adb2007-11-29 11:09:55 +08007969 /* Disabling hardware scan means that mac80211 will perform scans
7970 * "the hard way", rather than using device's scan. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007971 if (iwl3945_param_disable_hw_scan) {
Zhu Yib481de92007-09-25 17:54:57 -07007972 IWL_DEBUG_INFO("Disabling hw_scan\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007973 iwl3945_hw_ops.hw_scan = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07007974 }
7975
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007976 if ((iwl3945_param_queues_num > IWL_MAX_NUM_QUEUES) ||
7977 (iwl3945_param_queues_num < IWL_MIN_NUM_QUEUES)) {
Zhu Yib481de92007-09-25 17:54:57 -07007978 IWL_ERROR("invalid queues_num, should be between %d and %d\n",
7979 IWL_MIN_NUM_QUEUES, IWL_MAX_NUM_QUEUES);
7980 err = -EINVAL;
7981 goto out;
7982 }
7983
7984 /* mac80211 allocates memory for this device instance, including
7985 * space for this driver's private structure */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007986 hw = ieee80211_alloc_hw(sizeof(struct iwl3945_priv), &iwl3945_hw_ops);
Zhu Yib481de92007-09-25 17:54:57 -07007987 if (hw == NULL) {
7988 IWL_ERROR("Can not allocate network device\n");
7989 err = -ENOMEM;
7990 goto out;
7991 }
7992 SET_IEEE80211_DEV(hw, &pdev->dev);
7993
Johannes Bergf51359a2007-10-28 14:53:36 +01007994 hw->rate_control_algorithm = "iwl-3945-rs";
7995
Zhu Yib481de92007-09-25 17:54:57 -07007996 IWL_DEBUG_INFO("*** LOAD DRIVER ***\n");
7997 priv = hw->priv;
7998 priv->hw = hw;
7999
8000 priv->pci_dev = pdev;
Tomas Winkler82b9a122008-03-04 18:09:30 -08008001 priv->cfg = cfg;
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008002
8003 /* Select antenna (may be helpful if only one antenna is connected) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008004 priv->antenna = (enum iwl3945_antenna)iwl3945_param_antenna;
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08008005#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008006 iwl3945_debug_level = iwl3945_param_debug;
Zhu Yib481de92007-09-25 17:54:57 -07008007 atomic_set(&priv->restrict_refcnt, 0);
8008#endif
8009 priv->retry_rate = 1;
8010
8011 priv->ibss_beacon = NULL;
8012
8013 /* Tell mac80211 and its clients (e.g. Wireless Extensions)
8014 * the range of signal quality values that we'll provide.
8015 * Negative values for level/noise indicate that we'll provide dBm.
8016 * For WE, at least, non-0 values here *enable* display of values
8017 * in app (iwconfig). */
8018 hw->max_rssi = -20; /* signal level, negative indicates dBm */
8019 hw->max_noise = -20; /* noise level, negative indicates dBm */
8020 hw->max_signal = 100; /* link quality indication (%) */
8021
8022 /* Tell mac80211 our Tx characteristics */
8023 hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE;
8024
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008025 /* 4 EDCA QOS priorities */
Zhu Yib481de92007-09-25 17:54:57 -07008026 hw->queues = 4;
8027
8028 spin_lock_init(&priv->lock);
8029 spin_lock_init(&priv->power_data.lock);
8030 spin_lock_init(&priv->sta_lock);
8031 spin_lock_init(&priv->hcmd_lock);
8032
8033 for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
8034 INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
8035
8036 INIT_LIST_HEAD(&priv->free_frames);
8037
8038 mutex_init(&priv->mutex);
8039 if (pci_enable_device(pdev)) {
8040 err = -ENODEV;
8041 goto out_ieee80211_free_hw;
8042 }
8043
8044 pci_set_master(pdev);
8045
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008046 /* Clear the driver's (not device's) station table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008047 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008048
8049 priv->data_retry_limit = -1;
8050 priv->ieee_channels = NULL;
8051 priv->ieee_rates = NULL;
Johannes Berg8318d782008-01-24 19:38:38 +01008052 priv->band = IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07008053
8054 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
8055 if (!err)
8056 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
8057 if (err) {
8058 printk(KERN_WARNING DRV_NAME ": No suitable DMA available.\n");
8059 goto out_pci_disable_device;
8060 }
8061
8062 pci_set_drvdata(pdev, priv);
8063 err = pci_request_regions(pdev, DRV_NAME);
8064 if (err)
8065 goto out_pci_disable_device;
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008066
Zhu Yib481de92007-09-25 17:54:57 -07008067 /* We disable the RETRY_TIMEOUT register (0x41) to keep
8068 * PCI Tx retries from interfering with C3 CPU state */
8069 pci_write_config_byte(pdev, 0x41, 0x00);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008070
Zhu Yib481de92007-09-25 17:54:57 -07008071 priv->hw_base = pci_iomap(pdev, 0, 0);
8072 if (!priv->hw_base) {
8073 err = -ENODEV;
8074 goto out_pci_release_regions;
8075 }
8076
8077 IWL_DEBUG_INFO("pci_resource_len = 0x%08llx\n",
8078 (unsigned long long) pci_resource_len(pdev, 0));
8079 IWL_DEBUG_INFO("pci_resource_base = %p\n", priv->hw_base);
8080
8081 /* Initialize module parameter values here */
8082
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008083 /* Disable radio (SW RF KILL) via parameter when loading driver */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008084 if (iwl3945_param_disable) {
Zhu Yib481de92007-09-25 17:54:57 -07008085 set_bit(STATUS_RF_KILL_SW, &priv->status);
8086 IWL_DEBUG_INFO("Radio disabled.\n");
8087 }
8088
8089 priv->iw_mode = IEEE80211_IF_TYPE_STA;
8090
Zhu Yib481de92007-09-25 17:54:57 -07008091 printk(KERN_INFO DRV_NAME
Tomas Winkler82b9a122008-03-04 18:09:30 -08008092 ": Detected Intel Wireless WiFi Link %s\n", priv->cfg->name);
Zhu Yib481de92007-09-25 17:54:57 -07008093
8094 /* Device-specific setup */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008095 if (iwl3945_hw_set_hw_setting(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07008096 IWL_ERROR("failed to set hw settings\n");
Zhu Yib481de92007-09-25 17:54:57 -07008097 goto out_iounmap;
8098 }
8099
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008100 if (iwl3945_param_qos_enable)
Zhu Yib481de92007-09-25 17:54:57 -07008101 priv->qos_data.qos_enable = 1;
8102
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008103 iwl3945_reset_qos(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008104
8105 priv->qos_data.qos_active = 0;
8106 priv->qos_data.qos_cap.val = 0;
Zhu Yib481de92007-09-25 17:54:57 -07008107
Johannes Berg8318d782008-01-24 19:38:38 +01008108 iwl3945_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008109 iwl3945_setup_deferred_work(priv);
8110 iwl3945_setup_rx_handlers(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008111
8112 priv->rates_mask = IWL_RATES_MASK;
8113 /* If power management is turned on, default to AC mode */
8114 priv->power_mode = IWL_POWER_AC;
8115 priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
8116
Mohamed Abbas0359fac2008-03-28 16:21:08 -07008117 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008118 iwl3945_disable_interrupts(priv);
Mohamed Abbas0359fac2008-03-28 16:21:08 -07008119 spin_unlock_irqrestore(&priv->lock, flags);
Jes Sorensen49df2b32007-10-26 16:10:39 +02008120
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008121 err = sysfs_create_group(&pdev->dev.kobj, &iwl3945_attribute_group);
Zhu Yib481de92007-09-25 17:54:57 -07008122 if (err) {
8123 IWL_ERROR("failed to create sysfs device attributes\n");
Zhu Yib481de92007-09-25 17:54:57 -07008124 goto out_release_irq;
8125 }
8126
Zhu Yi5a66926a2008-01-14 17:46:18 -08008127 /* nic init */
8128 iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
8129 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
8130
8131 iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
8132 err = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
8133 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
8134 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
8135 if (err < 0) {
8136 IWL_DEBUG_INFO("Failed to init the card\n");
8137 goto out_remove_sysfs;
8138 }
8139 /* Read the EEPROM */
8140 err = iwl3945_eeprom_init(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008141 if (err) {
Zhu Yi5a66926a2008-01-14 17:46:18 -08008142 IWL_ERROR("Unable to init EEPROM\n");
8143 goto out_remove_sysfs;
8144 }
8145 /* MAC Address location in EEPROM same for 3945/4965 */
8146 get_eeprom_mac(priv, priv->mac_addr);
8147 IWL_DEBUG_INFO("MAC address: %s\n", print_mac(mac, priv->mac_addr));
8148 SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
8149
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008150 err = iwl3945_init_channel_map(priv);
8151 if (err) {
8152 IWL_ERROR("initializing regulatory failed: %d\n", err);
8153 goto out_remove_sysfs;
8154 }
8155
8156 err = iwl3945_init_geos(priv);
8157 if (err) {
8158 IWL_ERROR("initializing geos failed: %d\n", err);
8159 goto out_free_channel_map;
8160 }
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008161
Zhu Yi5a66926a2008-01-14 17:46:18 -08008162 err = ieee80211_register_hw(priv->hw);
8163 if (err) {
8164 IWL_ERROR("Failed to register network device (error %d)\n", err);
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008165 goto out_free_geos;
Zhu Yib481de92007-09-25 17:54:57 -07008166 }
8167
Zhu Yi5a66926a2008-01-14 17:46:18 -08008168 priv->hw->conf.beacon_int = 100;
8169 priv->mac80211_registered = 1;
8170 pci_save_state(pdev);
8171 pci_disable_device(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07008172
8173 return 0;
8174
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008175 out_free_geos:
8176 iwl3945_free_geos(priv);
8177 out_free_channel_map:
8178 iwl3945_free_channel_map(priv);
Zhu Yi5a66926a2008-01-14 17:46:18 -08008179 out_remove_sysfs:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008180 sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
Zhu Yib481de92007-09-25 17:54:57 -07008181
8182 out_release_irq:
Zhu Yib481de92007-09-25 17:54:57 -07008183 destroy_workqueue(priv->workqueue);
8184 priv->workqueue = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008185 iwl3945_unset_hw_setting(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008186
8187 out_iounmap:
8188 pci_iounmap(pdev, priv->hw_base);
8189 out_pci_release_regions:
8190 pci_release_regions(pdev);
8191 out_pci_disable_device:
8192 pci_disable_device(pdev);
8193 pci_set_drvdata(pdev, NULL);
8194 out_ieee80211_free_hw:
8195 ieee80211_free_hw(priv->hw);
8196 out:
8197 return err;
8198}
8199
Reinette Chatrec83dbf62008-03-21 13:53:41 -07008200static void __devexit iwl3945_pci_remove(struct pci_dev *pdev)
Zhu Yib481de92007-09-25 17:54:57 -07008201{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008202 struct iwl3945_priv *priv = pci_get_drvdata(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07008203 struct list_head *p, *q;
8204 int i;
Mohamed Abbas0359fac2008-03-28 16:21:08 -07008205 unsigned long flags;
Zhu Yib481de92007-09-25 17:54:57 -07008206
8207 if (!priv)
8208 return;
8209
8210 IWL_DEBUG_INFO("*** UNLOAD DRIVER ***\n");
8211
Zhu Yib481de92007-09-25 17:54:57 -07008212 set_bit(STATUS_EXIT_PENDING, &priv->status);
Zhu Yib24d22b2007-12-19 13:59:52 +08008213
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008214 iwl3945_down(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008215
Mohamed Abbas0359fac2008-03-28 16:21:08 -07008216 /* make sure we flush any pending irq or
8217 * tasklet for the driver
8218 */
8219 spin_lock_irqsave(&priv->lock, flags);
8220 iwl3945_disable_interrupts(priv);
8221 spin_unlock_irqrestore(&priv->lock, flags);
8222
8223 iwl_synchronize_irq(priv);
8224
Zhu Yib481de92007-09-25 17:54:57 -07008225 /* Free MAC hash list for ADHOC */
8226 for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++) {
8227 list_for_each_safe(p, q, &priv->ibss_mac_hash[i]) {
8228 list_del(p);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008229 kfree(list_entry(p, struct iwl3945_ibss_seq, list));
Zhu Yib481de92007-09-25 17:54:57 -07008230 }
8231 }
8232
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008233 sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
Zhu Yib481de92007-09-25 17:54:57 -07008234
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008235 iwl3945_dealloc_ucode_pci(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008236
8237 if (priv->rxq.bd)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008238 iwl3945_rx_queue_free(priv, &priv->rxq);
8239 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008240
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008241 iwl3945_unset_hw_setting(priv);
8242 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008243
8244 if (priv->mac80211_registered) {
8245 ieee80211_unregister_hw(priv->hw);
Zhu Yib481de92007-09-25 17:54:57 -07008246 }
8247
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08008248 /*netif_stop_queue(dev); */
8249 flush_workqueue(priv->workqueue);
8250
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008251 /* ieee80211_unregister_hw calls iwl3945_mac_stop, which flushes
Zhu Yib481de92007-09-25 17:54:57 -07008252 * priv->workqueue... so we can't take down the workqueue
8253 * until now... */
8254 destroy_workqueue(priv->workqueue);
8255 priv->workqueue = NULL;
8256
Zhu Yib481de92007-09-25 17:54:57 -07008257 pci_iounmap(pdev, priv->hw_base);
8258 pci_release_regions(pdev);
8259 pci_disable_device(pdev);
8260 pci_set_drvdata(pdev, NULL);
8261
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008262 iwl3945_free_channel_map(priv);
8263 iwl3945_free_geos(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008264
8265 if (priv->ibss_beacon)
8266 dev_kfree_skb(priv->ibss_beacon);
8267
8268 ieee80211_free_hw(priv->hw);
8269}
8270
8271#ifdef CONFIG_PM
8272
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008273static int iwl3945_pci_suspend(struct pci_dev *pdev, pm_message_t state)
Zhu Yib481de92007-09-25 17:54:57 -07008274{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008275 struct iwl3945_priv *priv = pci_get_drvdata(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07008276
Zhu Yie655b9f2008-01-24 02:19:38 -08008277 if (priv->is_open) {
8278 set_bit(STATUS_IN_SUSPEND, &priv->status);
8279 iwl3945_mac_stop(priv->hw);
8280 priv->is_open = 1;
8281 }
Zhu Yib481de92007-09-25 17:54:57 -07008282
Zhu Yib481de92007-09-25 17:54:57 -07008283 pci_set_power_state(pdev, PCI_D3hot);
8284
Zhu Yib481de92007-09-25 17:54:57 -07008285 return 0;
8286}
8287
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008288static int iwl3945_pci_resume(struct pci_dev *pdev)
Zhu Yib481de92007-09-25 17:54:57 -07008289{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008290 struct iwl3945_priv *priv = pci_get_drvdata(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07008291
Zhu Yib481de92007-09-25 17:54:57 -07008292 pci_set_power_state(pdev, PCI_D0);
Zhu Yib481de92007-09-25 17:54:57 -07008293
Zhu Yie655b9f2008-01-24 02:19:38 -08008294 if (priv->is_open)
8295 iwl3945_mac_start(priv->hw);
Zhu Yib481de92007-09-25 17:54:57 -07008296
Zhu Yie655b9f2008-01-24 02:19:38 -08008297 clear_bit(STATUS_IN_SUSPEND, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07008298 return 0;
8299}
8300
8301#endif /* CONFIG_PM */
8302
8303/*****************************************************************************
8304 *
8305 * driver and module entry point
8306 *
8307 *****************************************************************************/
8308
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008309static struct pci_driver iwl3945_driver = {
Zhu Yib481de92007-09-25 17:54:57 -07008310 .name = DRV_NAME,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008311 .id_table = iwl3945_hw_card_ids,
8312 .probe = iwl3945_pci_probe,
8313 .remove = __devexit_p(iwl3945_pci_remove),
Zhu Yib481de92007-09-25 17:54:57 -07008314#ifdef CONFIG_PM
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008315 .suspend = iwl3945_pci_suspend,
8316 .resume = iwl3945_pci_resume,
Zhu Yib481de92007-09-25 17:54:57 -07008317#endif
8318};
8319
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008320static int __init iwl3945_init(void)
Zhu Yib481de92007-09-25 17:54:57 -07008321{
8322
8323 int ret;
8324 printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
8325 printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008326
8327 ret = iwl3945_rate_control_register();
8328 if (ret) {
8329 IWL_ERROR("Unable to register rate control algorithm: %d\n", ret);
8330 return ret;
8331 }
8332
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008333 ret = pci_register_driver(&iwl3945_driver);
Zhu Yib481de92007-09-25 17:54:57 -07008334 if (ret) {
8335 IWL_ERROR("Unable to initialize PCI module\n");
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008336 goto error_register;
Zhu Yib481de92007-09-25 17:54:57 -07008337 }
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08008338#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008339 ret = driver_create_file(&iwl3945_driver.driver, &driver_attr_debug_level);
Zhu Yib481de92007-09-25 17:54:57 -07008340 if (ret) {
8341 IWL_ERROR("Unable to create driver sysfs file\n");
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008342 goto error_debug;
Zhu Yib481de92007-09-25 17:54:57 -07008343 }
8344#endif
8345
8346 return ret;
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008347
8348#ifdef CONFIG_IWL3945_DEBUG
8349error_debug:
8350 pci_unregister_driver(&iwl3945_driver);
8351#endif
8352error_register:
8353 iwl3945_rate_control_unregister();
8354 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07008355}
8356
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008357static void __exit iwl3945_exit(void)
Zhu Yib481de92007-09-25 17:54:57 -07008358{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08008359#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008360 driver_remove_file(&iwl3945_driver.driver, &driver_attr_debug_level);
Zhu Yib481de92007-09-25 17:54:57 -07008361#endif
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008362 pci_unregister_driver(&iwl3945_driver);
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008363 iwl3945_rate_control_unregister();
Zhu Yib481de92007-09-25 17:54:57 -07008364}
8365
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008366module_param_named(antenna, iwl3945_param_antenna, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008367MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008368module_param_named(disable, iwl3945_param_disable, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008369MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008370module_param_named(hwcrypto, iwl3945_param_hwcrypto, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008371MODULE_PARM_DESC(hwcrypto,
8372 "using hardware crypto engine (default 0 [software])\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008373module_param_named(debug, iwl3945_param_debug, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008374MODULE_PARM_DESC(debug, "debug output mask");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008375module_param_named(disable_hw_scan, iwl3945_param_disable_hw_scan, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008376MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
8377
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008378module_param_named(queues_num, iwl3945_param_queues_num, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008379MODULE_PARM_DESC(queues_num, "number of hw queues.");
8380
8381/* QoS */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008382module_param_named(qos_enable, iwl3945_param_qos_enable, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008383MODULE_PARM_DESC(qos_enable, "enable all QoS functionality");
8384
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008385module_exit(iwl3945_exit);
8386module_init(iwl3945_init);