blob: 414ea2d9da67ee92b404c874bf83b1bfabb14e49 [file] [log] [blame]
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001/*
2 * Copyright (C) 2011 Samsung Electronics Co.Ltd
3 * Authors:
4 * Seung-Woo Kim <sw0312.kim@samsung.com>
5 * Inki Dae <inki.dae@samsung.com>
6 * Joonyoung Shim <jy0922.shim@samsung.com>
7 *
8 * Based on drivers/media/video/s5p-tv/hdmi_drv.c
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 *
15 */
16
David Howells760285e2012-10-02 18:01:07 +010017#include <drm/drmP.h>
18#include <drm/drm_edid.h>
19#include <drm/drm_crtc_helper.h>
Gustavo Padovan4ea95262015-06-01 12:04:44 -030020#include <drm/drm_atomic_helper.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090021
22#include "regs-hdmi.h"
23
24#include <linux/kernel.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090025#include <linux/wait.h>
26#include <linux/i2c.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090027#include <linux/platform_device.h>
28#include <linux/interrupt.h>
29#include <linux/irq.h>
30#include <linux/delay.h>
31#include <linux/pm_runtime.h>
32#include <linux/clk.h>
33#include <linux/regulator/consumer.h>
Rahul Sharma22c4f422012-10-04 20:48:55 +053034#include <linux/io.h>
Rahul Sharmad5e9ca42014-05-09 15:34:18 +090035#include <linux/of_address.h>
Andrzej Hajdacd240cd2015-07-09 16:28:09 +020036#include <linux/of_device.h>
Rahul Sharma22c4f422012-10-04 20:48:55 +053037#include <linux/of_gpio.h>
Sachin Kamatd34d59b2014-02-04 08:40:18 +053038#include <linux/hdmi.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090039#include <linux/component.h>
Rahul Sharma049d34e2014-05-20 10:36:05 +053040#include <linux/mfd/syscon.h>
41#include <linux/regmap.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090042
43#include <drm/exynos_drm.h>
44
45#include "exynos_drm_drv.h"
Inki Daef37cd5e2014-05-09 14:25:20 +090046#include "exynos_drm_crtc.h"
Sean Paulf041b252014-01-30 16:19:15 -050047#include "exynos_mixer.h"
Seung-Woo Kimd8408322011-12-21 17:39:39 +090048
Tomasz Stanislawskifca57122012-10-04 20:48:46 +053049#include <linux/gpio.h>
Tomasz Stanislawskifca57122012-10-04 20:48:46 +053050
Sean Pauld9716ee2014-01-30 16:19:29 -050051#define ctx_from_connector(c) container_of(c, struct hdmi_context, connector)
Seung-Woo Kimd8408322011-12-21 17:39:39 +090052
Sean Paul724fd142014-05-09 15:05:10 +090053#define HOTPLUG_DEBOUNCE_MS 1100
54
Rahul Sharmaa144c2e2012-11-26 10:52:57 +053055/* AVI header and aspect ratio */
56#define HDMI_AVI_VERSION 0x02
57#define HDMI_AVI_LENGTH 0x0D
Rahul Sharmaa144c2e2012-11-26 10:52:57 +053058
59/* AUI header info */
60#define HDMI_AUI_VERSION 0x01
61#define HDMI_AUI_LENGTH 0x0A
Shirish S46154152014-03-13 10:58:28 +053062#define AVI_SAME_AS_PIC_ASPECT_RATIO 0x8
63#define AVI_4_3_CENTER_RATIO 0x9
64#define AVI_16_9_CENTER_RATIO 0xa
Rahul Sharmaa144c2e2012-11-26 10:52:57 +053065
Rahul Sharma5a325072012-10-04 20:48:54 +053066enum hdmi_type {
67 HDMI_TYPE13,
68 HDMI_TYPE14,
Andrzej Hajda633d00b2015-09-25 14:48:16 +020069 HDMI_TYPE_COUNT
70};
71
72#define HDMI_MAPPED_BASE 0xffff0000
73
74enum hdmi_mapped_regs {
75 HDMI_PHY_STATUS = HDMI_MAPPED_BASE,
76 HDMI_PHY_RSTOUT,
77 HDMI_ACR_CON,
78};
79
80static const u32 hdmi_reg_map[][HDMI_TYPE_COUNT] = {
81 { HDMI_V13_PHY_STATUS, HDMI_PHY_STATUS_0 },
82 { HDMI_V13_PHY_RSTOUT, HDMI_V14_PHY_RSTOUT },
83 { HDMI_V13_ACR_CON, HDMI_V14_ACR_CON },
Rahul Sharma5a325072012-10-04 20:48:54 +053084};
85
Inki Daebfe4e842014-03-06 14:18:17 +090086struct hdmi_driver_data {
87 unsigned int type;
Rahul Sharmad5e9ca42014-05-09 15:34:18 +090088 const struct hdmiphy_config *phy_confs;
89 unsigned int phy_conf_count;
Inki Daebfe4e842014-03-06 14:18:17 +090090 unsigned int is_apb_phy:1;
91};
92
Joonyoung Shim590f4182012-03-16 18:47:14 +090093struct hdmi_resources {
94 struct clk *hdmi;
95 struct clk *sclk_hdmi;
96 struct clk *sclk_pixel;
97 struct clk *sclk_hdmiphy;
Rahul Sharma59956d32013-06-11 12:24:03 +053098 struct clk *mout_hdmi;
Joonyoung Shim590f4182012-03-16 18:47:14 +090099 struct regulator_bulk_data *regul_bulk;
Marek Szyprowski05fdf982014-07-01 10:10:06 +0200100 struct regulator *reg_hdmi_en;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900101 int regul_count;
102};
103
104struct hdmi_context {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300105 struct drm_encoder encoder;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900106 struct device *dev;
107 struct drm_device *drm_dev;
Sean Pauld9716ee2014-01-30 16:19:29 -0500108 struct drm_connector connector;
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900109 bool hpd;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +0900110 bool powered;
Seung-Woo Kim872d20d62012-04-24 17:39:15 +0900111 bool dvi_mode;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900112
Joonyoung Shim590f4182012-03-16 18:47:14 +0900113 void __iomem *regs;
Sean Paul77006a72013-01-16 10:17:20 -0500114 int irq;
Sean Paul724fd142014-05-09 15:05:10 +0900115 struct delayed_work hotplug_work;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900116
Inki Dae8fa04aa2014-03-13 16:38:31 +0900117 struct i2c_adapter *ddc_adpt;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900118 struct i2c_client *hdmiphy_port;
119
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900120 /* current hdmiphy conf regs */
Rahul Sharmabfa48422014-04-03 20:41:04 +0530121 struct drm_display_mode current_mode;
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +0200122 u8 cea_video_id;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900123
124 struct hdmi_resources res;
Andrzej Hajdacd240cd2015-07-09 16:28:09 +0200125 const struct hdmi_driver_data *drv_data;
Joonyoung Shim7ecd34e2012-04-23 19:35:47 +0900126
Tomasz Stanislawskifca57122012-10-04 20:48:46 +0530127 int hpd_gpio;
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900128 void __iomem *regs_hdmiphy;
Rahul Sharma5a325072012-10-04 20:48:54 +0530129
Rahul Sharma049d34e2014-05-20 10:36:05 +0530130 struct regmap *pmureg;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900131};
132
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300133static inline struct hdmi_context *encoder_to_hdmi(struct drm_encoder *e)
Andrzej Hajda0d8424f82014-11-17 09:54:21 +0100134{
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900135 return container_of(e, struct hdmi_context, encoder);
Andrzej Hajda0d8424f82014-11-17 09:54:21 +0100136}
137
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500138struct hdmiphy_config {
139 int pixel_clock;
140 u8 conf[32];
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900141};
142
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900143/* list of phy config settings */
144static const struct hdmiphy_config hdmiphy_v13_configs[] = {
145 {
146 .pixel_clock = 27000000,
147 .conf = {
148 0x01, 0x05, 0x00, 0xD8, 0x10, 0x1C, 0x30, 0x40,
149 0x6B, 0x10, 0x02, 0x51, 0xDF, 0xF2, 0x54, 0x87,
150 0x84, 0x00, 0x30, 0x38, 0x00, 0x08, 0x10, 0xE0,
151 0x22, 0x40, 0xE3, 0x26, 0x00, 0x00, 0x00, 0x00,
152 },
153 },
154 {
155 .pixel_clock = 27027000,
156 .conf = {
157 0x01, 0x05, 0x00, 0xD4, 0x10, 0x9C, 0x09, 0x64,
158 0x6B, 0x10, 0x02, 0x51, 0xDF, 0xF2, 0x54, 0x87,
159 0x84, 0x00, 0x30, 0x38, 0x00, 0x08, 0x10, 0xE0,
160 0x22, 0x40, 0xE3, 0x26, 0x00, 0x00, 0x00, 0x00,
161 },
162 },
163 {
164 .pixel_clock = 74176000,
165 .conf = {
166 0x01, 0x05, 0x00, 0xD8, 0x10, 0x9C, 0xef, 0x5B,
167 0x6D, 0x10, 0x01, 0x51, 0xef, 0xF3, 0x54, 0xb9,
168 0x84, 0x00, 0x30, 0x38, 0x00, 0x08, 0x10, 0xE0,
169 0x22, 0x40, 0xa5, 0x26, 0x01, 0x00, 0x00, 0x00,
170 },
171 },
172 {
173 .pixel_clock = 74250000,
174 .conf = {
175 0x01, 0x05, 0x00, 0xd8, 0x10, 0x9c, 0xf8, 0x40,
176 0x6a, 0x10, 0x01, 0x51, 0xff, 0xf1, 0x54, 0xba,
177 0x84, 0x00, 0x10, 0x38, 0x00, 0x08, 0x10, 0xe0,
178 0x22, 0x40, 0xa4, 0x26, 0x01, 0x00, 0x00, 0x00,
179 },
180 },
181 {
182 .pixel_clock = 148500000,
183 .conf = {
184 0x01, 0x05, 0x00, 0xD8, 0x10, 0x9C, 0xf8, 0x40,
185 0x6A, 0x18, 0x00, 0x51, 0xff, 0xF1, 0x54, 0xba,
186 0x84, 0x00, 0x10, 0x38, 0x00, 0x08, 0x10, 0xE0,
187 0x22, 0x40, 0xa4, 0x26, 0x02, 0x00, 0x00, 0x00,
188 },
189 },
190};
191
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500192static const struct hdmiphy_config hdmiphy_v14_configs[] = {
193 {
194 .pixel_clock = 25200000,
195 .conf = {
196 0x01, 0x51, 0x2A, 0x75, 0x40, 0x01, 0x00, 0x08,
197 0x82, 0x80, 0xfc, 0xd8, 0x45, 0xa0, 0xac, 0x80,
198 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
199 0x54, 0xf4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
200 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900201 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500202 {
203 .pixel_clock = 27000000,
204 .conf = {
205 0x01, 0xd1, 0x22, 0x51, 0x40, 0x08, 0xfc, 0x20,
206 0x98, 0xa0, 0xcb, 0xd8, 0x45, 0xa0, 0xac, 0x80,
207 0x06, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
208 0x54, 0xe4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
209 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900210 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500211 {
212 .pixel_clock = 27027000,
213 .conf = {
214 0x01, 0xd1, 0x2d, 0x72, 0x40, 0x64, 0x12, 0x08,
215 0x43, 0xa0, 0x0e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
216 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
217 0x54, 0xe3, 0x24, 0x00, 0x00, 0x00, 0x01, 0x00,
218 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900219 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500220 {
221 .pixel_clock = 36000000,
222 .conf = {
223 0x01, 0x51, 0x2d, 0x55, 0x40, 0x01, 0x00, 0x08,
224 0x82, 0x80, 0x0e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
225 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
226 0x54, 0xab, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
227 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900228 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500229 {
230 .pixel_clock = 40000000,
231 .conf = {
232 0x01, 0x51, 0x32, 0x55, 0x40, 0x01, 0x00, 0x08,
233 0x82, 0x80, 0x2c, 0xd9, 0x45, 0xa0, 0xac, 0x80,
234 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
235 0x54, 0x9a, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
236 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900237 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500238 {
239 .pixel_clock = 65000000,
240 .conf = {
241 0x01, 0xd1, 0x36, 0x34, 0x40, 0x1e, 0x0a, 0x08,
242 0x82, 0xa0, 0x45, 0xd9, 0x45, 0xa0, 0xac, 0x80,
243 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
244 0x54, 0xbd, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
245 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900246 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500247 {
Shirish Se1d883c2014-03-13 14:28:27 +0900248 .pixel_clock = 71000000,
249 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530250 0x01, 0xd1, 0x3b, 0x35, 0x40, 0x0c, 0x04, 0x08,
251 0x85, 0xa0, 0x63, 0xd9, 0x45, 0xa0, 0xac, 0x80,
252 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900253 0x54, 0xad, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
254 },
255 },
256 {
257 .pixel_clock = 73250000,
258 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530259 0x01, 0xd1, 0x3d, 0x35, 0x40, 0x18, 0x02, 0x08,
260 0x83, 0xa0, 0x6e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
261 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900262 0x54, 0xa8, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
263 },
264 },
265 {
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500266 .pixel_clock = 74176000,
267 .conf = {
268 0x01, 0xd1, 0x3e, 0x35, 0x40, 0x5b, 0xde, 0x08,
269 0x82, 0xa0, 0x73, 0xd9, 0x45, 0xa0, 0xac, 0x80,
270 0x56, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
271 0x54, 0xa6, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
272 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900273 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500274 {
275 .pixel_clock = 74250000,
276 .conf = {
277 0x01, 0xd1, 0x1f, 0x10, 0x40, 0x40, 0xf8, 0x08,
278 0x81, 0xa0, 0xba, 0xd8, 0x45, 0xa0, 0xac, 0x80,
279 0x3c, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
280 0x54, 0xa5, 0x24, 0x01, 0x00, 0x00, 0x01, 0x00,
281 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900282 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500283 {
284 .pixel_clock = 83500000,
285 .conf = {
286 0x01, 0xd1, 0x23, 0x11, 0x40, 0x0c, 0xfb, 0x08,
287 0x85, 0xa0, 0xd1, 0xd8, 0x45, 0xa0, 0xac, 0x80,
288 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
289 0x54, 0x93, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
290 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900291 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500292 {
293 .pixel_clock = 106500000,
294 .conf = {
295 0x01, 0xd1, 0x2c, 0x12, 0x40, 0x0c, 0x09, 0x08,
296 0x84, 0xa0, 0x0a, 0xd9, 0x45, 0xa0, 0xac, 0x80,
297 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
298 0x54, 0x73, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
299 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900300 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500301 {
302 .pixel_clock = 108000000,
303 .conf = {
304 0x01, 0x51, 0x2d, 0x15, 0x40, 0x01, 0x00, 0x08,
305 0x82, 0x80, 0x0e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
306 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
307 0x54, 0xc7, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
308 },
Seung-Woo Kime540adf2012-04-24 17:55:06 +0900309 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500310 {
Shirish Se1d883c2014-03-13 14:28:27 +0900311 .pixel_clock = 115500000,
312 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530313 0x01, 0xd1, 0x30, 0x12, 0x40, 0x40, 0x10, 0x08,
314 0x80, 0x80, 0x21, 0xd9, 0x45, 0xa0, 0xac, 0x80,
315 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900316 0x54, 0xaa, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
317 },
318 },
319 {
320 .pixel_clock = 119000000,
321 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530322 0x01, 0xd1, 0x32, 0x1a, 0x40, 0x30, 0xd8, 0x08,
323 0x04, 0xa0, 0x2a, 0xd9, 0x45, 0xa0, 0xac, 0x80,
324 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900325 0x54, 0x9d, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
326 },
327 },
328 {
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500329 .pixel_clock = 146250000,
330 .conf = {
331 0x01, 0xd1, 0x3d, 0x15, 0x40, 0x18, 0xfd, 0x08,
332 0x83, 0xa0, 0x6e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
333 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
334 0x54, 0x50, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
335 },
Seung-Woo Kime540adf2012-04-24 17:55:06 +0900336 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500337 {
338 .pixel_clock = 148500000,
339 .conf = {
340 0x01, 0xd1, 0x1f, 0x00, 0x40, 0x40, 0xf8, 0x08,
341 0x81, 0xa0, 0xba, 0xd8, 0x45, 0xa0, 0xac, 0x80,
342 0x3c, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
343 0x54, 0x4b, 0x25, 0x03, 0x00, 0x00, 0x01, 0x00,
344 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900345 },
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900346};
347
Rahul Sharmaa18a2dd2014-04-20 15:51:17 +0530348static const struct hdmiphy_config hdmiphy_5420_configs[] = {
349 {
350 .pixel_clock = 25200000,
351 .conf = {
352 0x01, 0x52, 0x3F, 0x55, 0x40, 0x01, 0x00, 0xC8,
353 0x82, 0xC8, 0xBD, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
354 0x06, 0x80, 0x01, 0x84, 0x05, 0x02, 0x24, 0x66,
355 0x54, 0xF4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
356 },
357 },
358 {
359 .pixel_clock = 27000000,
360 .conf = {
361 0x01, 0xD1, 0x22, 0x51, 0x40, 0x08, 0xFC, 0xE0,
362 0x98, 0xE8, 0xCB, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
363 0x06, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
364 0x54, 0xE4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
365 },
366 },
367 {
368 .pixel_clock = 27027000,
369 .conf = {
370 0x01, 0xD1, 0x2D, 0x72, 0x40, 0x64, 0x12, 0xC8,
371 0x43, 0xE8, 0x0E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
372 0x26, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
373 0x54, 0xE3, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
374 },
375 },
376 {
377 .pixel_clock = 36000000,
378 .conf = {
379 0x01, 0x51, 0x2D, 0x55, 0x40, 0x40, 0x00, 0xC8,
380 0x02, 0xC8, 0x0E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
381 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
382 0x54, 0xAB, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
383 },
384 },
385 {
386 .pixel_clock = 40000000,
387 .conf = {
388 0x01, 0xD1, 0x21, 0x31, 0x40, 0x3C, 0x28, 0xC8,
389 0x87, 0xE8, 0xC8, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
390 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
391 0x54, 0x9A, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
392 },
393 },
394 {
395 .pixel_clock = 65000000,
396 .conf = {
397 0x01, 0xD1, 0x36, 0x34, 0x40, 0x0C, 0x04, 0xC8,
398 0x82, 0xE8, 0x45, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
399 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
400 0x54, 0xBD, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
401 },
402 },
403 {
404 .pixel_clock = 71000000,
405 .conf = {
406 0x01, 0xD1, 0x3B, 0x35, 0x40, 0x0C, 0x04, 0xC8,
407 0x85, 0xE8, 0x63, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
408 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
409 0x54, 0x57, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
410 },
411 },
412 {
413 .pixel_clock = 73250000,
414 .conf = {
415 0x01, 0xD1, 0x1F, 0x10, 0x40, 0x78, 0x8D, 0xC8,
416 0x81, 0xE8, 0xB7, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
417 0x56, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
418 0x54, 0xA8, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
419 },
420 },
421 {
422 .pixel_clock = 74176000,
423 .conf = {
424 0x01, 0xD1, 0x1F, 0x10, 0x40, 0x5B, 0xEF, 0xC8,
425 0x81, 0xE8, 0xB9, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
426 0x56, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
427 0x54, 0xA6, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
428 },
429 },
430 {
431 .pixel_clock = 74250000,
432 .conf = {
433 0x01, 0xD1, 0x1F, 0x10, 0x40, 0x40, 0xF8, 0x08,
434 0x81, 0xE8, 0xBA, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
435 0x26, 0x80, 0x09, 0x84, 0x05, 0x22, 0x24, 0x66,
436 0x54, 0xA5, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
437 },
438 },
439 {
440 .pixel_clock = 83500000,
441 .conf = {
442 0x01, 0xD1, 0x23, 0x11, 0x40, 0x0C, 0xFB, 0xC8,
443 0x85, 0xE8, 0xD1, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
444 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
445 0x54, 0x4A, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
446 },
447 },
448 {
449 .pixel_clock = 88750000,
450 .conf = {
451 0x01, 0xD1, 0x25, 0x11, 0x40, 0x18, 0xFF, 0xC8,
452 0x83, 0xE8, 0xDE, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
453 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
454 0x54, 0x45, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
455 },
456 },
457 {
458 .pixel_clock = 106500000,
459 .conf = {
460 0x01, 0xD1, 0x2C, 0x12, 0x40, 0x0C, 0x09, 0xC8,
461 0x84, 0xE8, 0x0A, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
462 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
463 0x54, 0x73, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
464 },
465 },
466 {
467 .pixel_clock = 108000000,
468 .conf = {
469 0x01, 0x51, 0x2D, 0x15, 0x40, 0x01, 0x00, 0xC8,
470 0x82, 0xC8, 0x0E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
471 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
472 0x54, 0xC7, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
473 },
474 },
475 {
476 .pixel_clock = 115500000,
477 .conf = {
478 0x01, 0xD1, 0x30, 0x14, 0x40, 0x0C, 0x03, 0xC8,
479 0x88, 0xE8, 0x21, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
480 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
481 0x54, 0x6A, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
482 },
483 },
484 {
485 .pixel_clock = 146250000,
486 .conf = {
487 0x01, 0xD1, 0x3D, 0x15, 0x40, 0x18, 0xFD, 0xC8,
488 0x83, 0xE8, 0x6E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
489 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
490 0x54, 0x54, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
491 },
492 },
493 {
494 .pixel_clock = 148500000,
495 .conf = {
496 0x01, 0xD1, 0x1F, 0x00, 0x40, 0x40, 0xF8, 0x08,
497 0x81, 0xE8, 0xBA, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
498 0x26, 0x80, 0x09, 0x84, 0x05, 0x22, 0x24, 0x66,
499 0x54, 0x4B, 0x25, 0x03, 0x00, 0x80, 0x01, 0x80,
500 },
501 },
502};
503
Sachin Kamat16337072014-05-22 10:32:56 +0530504static struct hdmi_driver_data exynos5420_hdmi_driver_data = {
Rahul Sharmaa18a2dd2014-04-20 15:51:17 +0530505 .type = HDMI_TYPE14,
506 .phy_confs = hdmiphy_5420_configs,
507 .phy_conf_count = ARRAY_SIZE(hdmiphy_5420_configs),
508 .is_apb_phy = 1,
509};
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900510
Sachin Kamat16337072014-05-22 10:32:56 +0530511static struct hdmi_driver_data exynos4212_hdmi_driver_data = {
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900512 .type = HDMI_TYPE14,
513 .phy_confs = hdmiphy_v14_configs,
514 .phy_conf_count = ARRAY_SIZE(hdmiphy_v14_configs),
515 .is_apb_phy = 0,
516};
517
Marek Szyprowskiff830c92014-07-01 10:10:07 +0200518static struct hdmi_driver_data exynos4210_hdmi_driver_data = {
519 .type = HDMI_TYPE13,
520 .phy_confs = hdmiphy_v13_configs,
521 .phy_conf_count = ARRAY_SIZE(hdmiphy_v13_configs),
522 .is_apb_phy = 0,
523};
524
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200525static inline u32 hdmi_map_reg(struct hdmi_context *hdata, u32 reg_id)
526{
527 if ((reg_id & 0xffff0000) == HDMI_MAPPED_BASE)
528 return hdmi_reg_map[reg_id & 0xffff][hdata->drv_data->type];
529 return reg_id;
530}
531
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900532static inline u32 hdmi_reg_read(struct hdmi_context *hdata, u32 reg_id)
533{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200534 return readl(hdata->regs + hdmi_map_reg(hdata, reg_id));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900535}
536
537static inline void hdmi_reg_writeb(struct hdmi_context *hdata,
538 u32 reg_id, u8 value)
539{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200540 writeb(value, hdata->regs + hdmi_map_reg(hdata, reg_id));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900541}
542
Andrzej Hajdaedb6e412015-07-09 16:28:11 +0200543static inline void hdmi_reg_writev(struct hdmi_context *hdata, u32 reg_id,
544 int bytes, u32 val)
545{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200546 reg_id = hdmi_map_reg(hdata, reg_id);
547
Andrzej Hajdaedb6e412015-07-09 16:28:11 +0200548 while (--bytes >= 0) {
549 writeb(val & 0xff, hdata->regs + reg_id);
550 val >>= 8;
551 reg_id += 4;
552 }
553}
554
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900555static inline void hdmi_reg_writemask(struct hdmi_context *hdata,
556 u32 reg_id, u32 value, u32 mask)
557{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200558 u32 old;
559
560 reg_id = hdmi_map_reg(hdata, reg_id);
561 old = readl(hdata->regs + reg_id);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900562 value = (value & mask) | (old & ~mask);
563 writel(value, hdata->regs + reg_id);
564}
565
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900566static int hdmiphy_reg_writeb(struct hdmi_context *hdata,
567 u32 reg_offset, u8 value)
568{
569 if (hdata->hdmiphy_port) {
570 u8 buffer[2];
571 int ret;
572
573 buffer[0] = reg_offset;
574 buffer[1] = value;
575
576 ret = i2c_master_send(hdata->hdmiphy_port, buffer, 2);
577 if (ret == 2)
578 return 0;
579 return ret;
580 } else {
581 writeb(value, hdata->regs_hdmiphy + (reg_offset<<2));
582 return 0;
583 }
584}
585
586static int hdmiphy_reg_write_buf(struct hdmi_context *hdata,
587 u32 reg_offset, const u8 *buf, u32 len)
588{
589 if ((reg_offset + len) > 32)
590 return -EINVAL;
591
592 if (hdata->hdmiphy_port) {
593 int ret;
594
595 ret = i2c_master_send(hdata->hdmiphy_port, buf, len);
596 if (ret == len)
597 return 0;
598 return ret;
599 } else {
600 int i;
601 for (i = 0; i < len; i++)
602 writeb(buf[i], hdata->regs_hdmiphy +
603 ((reg_offset + i)<<2));
604 return 0;
605 }
606}
607
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900608static void hdmi_v13_regs_dump(struct hdmi_context *hdata, char *prefix)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900609{
610#define DUMPREG(reg_id) \
611 DRM_DEBUG_KMS("%s:" #reg_id " = %08x\n", prefix, \
612 readl(hdata->regs + reg_id))
613 DRM_DEBUG_KMS("%s: ---- CONTROL REGISTERS ----\n", prefix);
614 DUMPREG(HDMI_INTC_FLAG);
615 DUMPREG(HDMI_INTC_CON);
616 DUMPREG(HDMI_HPD_STATUS);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900617 DUMPREG(HDMI_V13_PHY_RSTOUT);
618 DUMPREG(HDMI_V13_PHY_VPLL);
619 DUMPREG(HDMI_V13_PHY_CMU);
620 DUMPREG(HDMI_V13_CORE_RSTOUT);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900621
622 DRM_DEBUG_KMS("%s: ---- CORE REGISTERS ----\n", prefix);
623 DUMPREG(HDMI_CON_0);
624 DUMPREG(HDMI_CON_1);
625 DUMPREG(HDMI_CON_2);
626 DUMPREG(HDMI_SYS_STATUS);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900627 DUMPREG(HDMI_V13_PHY_STATUS);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900628 DUMPREG(HDMI_STATUS_EN);
629 DUMPREG(HDMI_HPD);
630 DUMPREG(HDMI_MODE_SEL);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900631 DUMPREG(HDMI_V13_HPD_GEN);
632 DUMPREG(HDMI_V13_DC_CONTROL);
633 DUMPREG(HDMI_V13_VIDEO_PATTERN_GEN);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900634
635 DRM_DEBUG_KMS("%s: ---- CORE SYNC REGISTERS ----\n", prefix);
636 DUMPREG(HDMI_H_BLANK_0);
637 DUMPREG(HDMI_H_BLANK_1);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900638 DUMPREG(HDMI_V13_V_BLANK_0);
639 DUMPREG(HDMI_V13_V_BLANK_1);
640 DUMPREG(HDMI_V13_V_BLANK_2);
641 DUMPREG(HDMI_V13_H_V_LINE_0);
642 DUMPREG(HDMI_V13_H_V_LINE_1);
643 DUMPREG(HDMI_V13_H_V_LINE_2);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900644 DUMPREG(HDMI_VSYNC_POL);
645 DUMPREG(HDMI_INT_PRO_MODE);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900646 DUMPREG(HDMI_V13_V_BLANK_F_0);
647 DUMPREG(HDMI_V13_V_BLANK_F_1);
648 DUMPREG(HDMI_V13_V_BLANK_F_2);
649 DUMPREG(HDMI_V13_H_SYNC_GEN_0);
650 DUMPREG(HDMI_V13_H_SYNC_GEN_1);
651 DUMPREG(HDMI_V13_H_SYNC_GEN_2);
652 DUMPREG(HDMI_V13_V_SYNC_GEN_1_0);
653 DUMPREG(HDMI_V13_V_SYNC_GEN_1_1);
654 DUMPREG(HDMI_V13_V_SYNC_GEN_1_2);
655 DUMPREG(HDMI_V13_V_SYNC_GEN_2_0);
656 DUMPREG(HDMI_V13_V_SYNC_GEN_2_1);
657 DUMPREG(HDMI_V13_V_SYNC_GEN_2_2);
658 DUMPREG(HDMI_V13_V_SYNC_GEN_3_0);
659 DUMPREG(HDMI_V13_V_SYNC_GEN_3_1);
660 DUMPREG(HDMI_V13_V_SYNC_GEN_3_2);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900661
662 DRM_DEBUG_KMS("%s: ---- TG REGISTERS ----\n", prefix);
663 DUMPREG(HDMI_TG_CMD);
664 DUMPREG(HDMI_TG_H_FSZ_L);
665 DUMPREG(HDMI_TG_H_FSZ_H);
666 DUMPREG(HDMI_TG_HACT_ST_L);
667 DUMPREG(HDMI_TG_HACT_ST_H);
668 DUMPREG(HDMI_TG_HACT_SZ_L);
669 DUMPREG(HDMI_TG_HACT_SZ_H);
670 DUMPREG(HDMI_TG_V_FSZ_L);
671 DUMPREG(HDMI_TG_V_FSZ_H);
672 DUMPREG(HDMI_TG_VSYNC_L);
673 DUMPREG(HDMI_TG_VSYNC_H);
674 DUMPREG(HDMI_TG_VSYNC2_L);
675 DUMPREG(HDMI_TG_VSYNC2_H);
676 DUMPREG(HDMI_TG_VACT_ST_L);
677 DUMPREG(HDMI_TG_VACT_ST_H);
678 DUMPREG(HDMI_TG_VACT_SZ_L);
679 DUMPREG(HDMI_TG_VACT_SZ_H);
680 DUMPREG(HDMI_TG_FIELD_CHG_L);
681 DUMPREG(HDMI_TG_FIELD_CHG_H);
682 DUMPREG(HDMI_TG_VACT_ST2_L);
683 DUMPREG(HDMI_TG_VACT_ST2_H);
684 DUMPREG(HDMI_TG_VSYNC_TOP_HDMI_L);
685 DUMPREG(HDMI_TG_VSYNC_TOP_HDMI_H);
686 DUMPREG(HDMI_TG_VSYNC_BOT_HDMI_L);
687 DUMPREG(HDMI_TG_VSYNC_BOT_HDMI_H);
688 DUMPREG(HDMI_TG_FIELD_TOP_HDMI_L);
689 DUMPREG(HDMI_TG_FIELD_TOP_HDMI_H);
690 DUMPREG(HDMI_TG_FIELD_BOT_HDMI_L);
691 DUMPREG(HDMI_TG_FIELD_BOT_HDMI_H);
692#undef DUMPREG
693}
694
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900695static void hdmi_v14_regs_dump(struct hdmi_context *hdata, char *prefix)
696{
697 int i;
698
699#define DUMPREG(reg_id) \
700 DRM_DEBUG_KMS("%s:" #reg_id " = %08x\n", prefix, \
701 readl(hdata->regs + reg_id))
702
703 DRM_DEBUG_KMS("%s: ---- CONTROL REGISTERS ----\n", prefix);
704 DUMPREG(HDMI_INTC_CON);
705 DUMPREG(HDMI_INTC_FLAG);
706 DUMPREG(HDMI_HPD_STATUS);
707 DUMPREG(HDMI_INTC_CON_1);
708 DUMPREG(HDMI_INTC_FLAG_1);
709 DUMPREG(HDMI_PHY_STATUS_0);
710 DUMPREG(HDMI_PHY_STATUS_PLL);
711 DUMPREG(HDMI_PHY_CON_0);
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200712 DUMPREG(HDMI_V14_PHY_RSTOUT);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900713 DUMPREG(HDMI_PHY_VPLL);
714 DUMPREG(HDMI_PHY_CMU);
715 DUMPREG(HDMI_CORE_RSTOUT);
716
717 DRM_DEBUG_KMS("%s: ---- CORE REGISTERS ----\n", prefix);
718 DUMPREG(HDMI_CON_0);
719 DUMPREG(HDMI_CON_1);
720 DUMPREG(HDMI_CON_2);
721 DUMPREG(HDMI_SYS_STATUS);
722 DUMPREG(HDMI_PHY_STATUS_0);
723 DUMPREG(HDMI_STATUS_EN);
724 DUMPREG(HDMI_HPD);
725 DUMPREG(HDMI_MODE_SEL);
726 DUMPREG(HDMI_ENC_EN);
727 DUMPREG(HDMI_DC_CONTROL);
728 DUMPREG(HDMI_VIDEO_PATTERN_GEN);
729
730 DRM_DEBUG_KMS("%s: ---- CORE SYNC REGISTERS ----\n", prefix);
731 DUMPREG(HDMI_H_BLANK_0);
732 DUMPREG(HDMI_H_BLANK_1);
733 DUMPREG(HDMI_V2_BLANK_0);
734 DUMPREG(HDMI_V2_BLANK_1);
735 DUMPREG(HDMI_V1_BLANK_0);
736 DUMPREG(HDMI_V1_BLANK_1);
737 DUMPREG(HDMI_V_LINE_0);
738 DUMPREG(HDMI_V_LINE_1);
739 DUMPREG(HDMI_H_LINE_0);
740 DUMPREG(HDMI_H_LINE_1);
741 DUMPREG(HDMI_HSYNC_POL);
742
743 DUMPREG(HDMI_VSYNC_POL);
744 DUMPREG(HDMI_INT_PRO_MODE);
745 DUMPREG(HDMI_V_BLANK_F0_0);
746 DUMPREG(HDMI_V_BLANK_F0_1);
747 DUMPREG(HDMI_V_BLANK_F1_0);
748 DUMPREG(HDMI_V_BLANK_F1_1);
749
750 DUMPREG(HDMI_H_SYNC_START_0);
751 DUMPREG(HDMI_H_SYNC_START_1);
752 DUMPREG(HDMI_H_SYNC_END_0);
753 DUMPREG(HDMI_H_SYNC_END_1);
754
755 DUMPREG(HDMI_V_SYNC_LINE_BEF_2_0);
756 DUMPREG(HDMI_V_SYNC_LINE_BEF_2_1);
757 DUMPREG(HDMI_V_SYNC_LINE_BEF_1_0);
758 DUMPREG(HDMI_V_SYNC_LINE_BEF_1_1);
759
760 DUMPREG(HDMI_V_SYNC_LINE_AFT_2_0);
761 DUMPREG(HDMI_V_SYNC_LINE_AFT_2_1);
762 DUMPREG(HDMI_V_SYNC_LINE_AFT_1_0);
763 DUMPREG(HDMI_V_SYNC_LINE_AFT_1_1);
764
765 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_2_0);
766 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_2_1);
767 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_1_0);
768 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_1_1);
769
770 DUMPREG(HDMI_V_BLANK_F2_0);
771 DUMPREG(HDMI_V_BLANK_F2_1);
772 DUMPREG(HDMI_V_BLANK_F3_0);
773 DUMPREG(HDMI_V_BLANK_F3_1);
774 DUMPREG(HDMI_V_BLANK_F4_0);
775 DUMPREG(HDMI_V_BLANK_F4_1);
776 DUMPREG(HDMI_V_BLANK_F5_0);
777 DUMPREG(HDMI_V_BLANK_F5_1);
778
779 DUMPREG(HDMI_V_SYNC_LINE_AFT_3_0);
780 DUMPREG(HDMI_V_SYNC_LINE_AFT_3_1);
781 DUMPREG(HDMI_V_SYNC_LINE_AFT_4_0);
782 DUMPREG(HDMI_V_SYNC_LINE_AFT_4_1);
783 DUMPREG(HDMI_V_SYNC_LINE_AFT_5_0);
784 DUMPREG(HDMI_V_SYNC_LINE_AFT_5_1);
785 DUMPREG(HDMI_V_SYNC_LINE_AFT_6_0);
786 DUMPREG(HDMI_V_SYNC_LINE_AFT_6_1);
787
788 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_3_0);
789 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_3_1);
790 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_4_0);
791 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_4_1);
792 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_5_0);
793 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_5_1);
794 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_6_0);
795 DUMPREG(HDMI_V_SYNC_LINE_AFT_PXL_6_1);
796
797 DUMPREG(HDMI_VACT_SPACE_1_0);
798 DUMPREG(HDMI_VACT_SPACE_1_1);
799 DUMPREG(HDMI_VACT_SPACE_2_0);
800 DUMPREG(HDMI_VACT_SPACE_2_1);
801 DUMPREG(HDMI_VACT_SPACE_3_0);
802 DUMPREG(HDMI_VACT_SPACE_3_1);
803 DUMPREG(HDMI_VACT_SPACE_4_0);
804 DUMPREG(HDMI_VACT_SPACE_4_1);
805 DUMPREG(HDMI_VACT_SPACE_5_0);
806 DUMPREG(HDMI_VACT_SPACE_5_1);
807 DUMPREG(HDMI_VACT_SPACE_6_0);
808 DUMPREG(HDMI_VACT_SPACE_6_1);
809
810 DRM_DEBUG_KMS("%s: ---- TG REGISTERS ----\n", prefix);
811 DUMPREG(HDMI_TG_CMD);
812 DUMPREG(HDMI_TG_H_FSZ_L);
813 DUMPREG(HDMI_TG_H_FSZ_H);
814 DUMPREG(HDMI_TG_HACT_ST_L);
815 DUMPREG(HDMI_TG_HACT_ST_H);
816 DUMPREG(HDMI_TG_HACT_SZ_L);
817 DUMPREG(HDMI_TG_HACT_SZ_H);
818 DUMPREG(HDMI_TG_V_FSZ_L);
819 DUMPREG(HDMI_TG_V_FSZ_H);
820 DUMPREG(HDMI_TG_VSYNC_L);
821 DUMPREG(HDMI_TG_VSYNC_H);
822 DUMPREG(HDMI_TG_VSYNC2_L);
823 DUMPREG(HDMI_TG_VSYNC2_H);
824 DUMPREG(HDMI_TG_VACT_ST_L);
825 DUMPREG(HDMI_TG_VACT_ST_H);
826 DUMPREG(HDMI_TG_VACT_SZ_L);
827 DUMPREG(HDMI_TG_VACT_SZ_H);
828 DUMPREG(HDMI_TG_FIELD_CHG_L);
829 DUMPREG(HDMI_TG_FIELD_CHG_H);
830 DUMPREG(HDMI_TG_VACT_ST2_L);
831 DUMPREG(HDMI_TG_VACT_ST2_H);
832 DUMPREG(HDMI_TG_VACT_ST3_L);
833 DUMPREG(HDMI_TG_VACT_ST3_H);
834 DUMPREG(HDMI_TG_VACT_ST4_L);
835 DUMPREG(HDMI_TG_VACT_ST4_H);
836 DUMPREG(HDMI_TG_VSYNC_TOP_HDMI_L);
837 DUMPREG(HDMI_TG_VSYNC_TOP_HDMI_H);
838 DUMPREG(HDMI_TG_VSYNC_BOT_HDMI_L);
839 DUMPREG(HDMI_TG_VSYNC_BOT_HDMI_H);
840 DUMPREG(HDMI_TG_FIELD_TOP_HDMI_L);
841 DUMPREG(HDMI_TG_FIELD_TOP_HDMI_H);
842 DUMPREG(HDMI_TG_FIELD_BOT_HDMI_L);
843 DUMPREG(HDMI_TG_FIELD_BOT_HDMI_H);
844 DUMPREG(HDMI_TG_3D);
845
846 DRM_DEBUG_KMS("%s: ---- PACKET REGISTERS ----\n", prefix);
847 DUMPREG(HDMI_AVI_CON);
848 DUMPREG(HDMI_AVI_HEADER0);
849 DUMPREG(HDMI_AVI_HEADER1);
850 DUMPREG(HDMI_AVI_HEADER2);
851 DUMPREG(HDMI_AVI_CHECK_SUM);
852 DUMPREG(HDMI_VSI_CON);
853 DUMPREG(HDMI_VSI_HEADER0);
854 DUMPREG(HDMI_VSI_HEADER1);
855 DUMPREG(HDMI_VSI_HEADER2);
856 for (i = 0; i < 7; ++i)
857 DUMPREG(HDMI_VSI_DATA(i));
858
859#undef DUMPREG
860}
861
862static void hdmi_regs_dump(struct hdmi_context *hdata, char *prefix)
863{
Andrzej Hajdacd240cd2015-07-09 16:28:09 +0200864 if (hdata->drv_data->type == HDMI_TYPE13)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900865 hdmi_v13_regs_dump(hdata, prefix);
866 else
867 hdmi_v14_regs_dump(hdata, prefix);
868}
869
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530870static u8 hdmi_chksum(struct hdmi_context *hdata,
871 u32 start, u8 len, u32 hdr_sum)
872{
873 int i;
874
875 /* hdr_sum : header0 + header1 + header2
876 * start : start address of packet byte1
877 * len : packet bytes - 1 */
878 for (i = 0; i < len; ++i)
879 hdr_sum += 0xff & hdmi_reg_read(hdata, start + i * 4);
880
881 /* return 2's complement of 8 bit hdr_sum */
882 return (u8)(~(hdr_sum & 0xff) + 1);
883}
884
885static void hdmi_reg_infoframe(struct hdmi_context *hdata,
Sachin Kamatd34d59b2014-02-04 08:40:18 +0530886 union hdmi_infoframe *infoframe)
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530887{
888 u32 hdr_sum;
889 u8 chksum;
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530890 u32 mod;
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +0200891 u8 ar;
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530892
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530893 mod = hdmi_reg_read(hdata, HDMI_MODE_SEL);
894 if (hdata->dvi_mode) {
895 hdmi_reg_writeb(hdata, HDMI_VSI_CON,
896 HDMI_VSI_CON_DO_NOT_TRANSMIT);
897 hdmi_reg_writeb(hdata, HDMI_AVI_CON,
898 HDMI_AVI_CON_DO_NOT_TRANSMIT);
899 hdmi_reg_writeb(hdata, HDMI_AUI_CON, HDMI_AUI_CON_NO_TRAN);
900 return;
901 }
902
Sachin Kamatd34d59b2014-02-04 08:40:18 +0530903 switch (infoframe->any.type) {
904 case HDMI_INFOFRAME_TYPE_AVI:
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530905 hdmi_reg_writeb(hdata, HDMI_AVI_CON, HDMI_AVI_CON_EVERY_VSYNC);
Sachin Kamatd34d59b2014-02-04 08:40:18 +0530906 hdmi_reg_writeb(hdata, HDMI_AVI_HEADER0, infoframe->any.type);
907 hdmi_reg_writeb(hdata, HDMI_AVI_HEADER1,
908 infoframe->any.version);
909 hdmi_reg_writeb(hdata, HDMI_AVI_HEADER2, infoframe->any.length);
910 hdr_sum = infoframe->any.type + infoframe->any.version +
911 infoframe->any.length;
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530912
913 /* Output format zero hardcoded ,RGB YBCR selection */
914 hdmi_reg_writeb(hdata, HDMI_AVI_BYTE(1), 0 << 5 |
915 AVI_ACTIVE_FORMAT_VALID |
916 AVI_UNDERSCANNED_DISPLAY_VALID);
917
Shirish S46154152014-03-13 10:58:28 +0530918 /*
919 * Set the aspect ratio as per the mode, mentioned in
920 * Table 9 AVI InfoFrame Data Byte 2 of CEA-861-D Standard
921 */
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +0200922 ar = hdata->current_mode.picture_aspect_ratio;
923 switch (ar) {
Shirish S46154152014-03-13 10:58:28 +0530924 case HDMI_PICTURE_ASPECT_4_3:
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +0200925 ar |= AVI_4_3_CENTER_RATIO;
Shirish S46154152014-03-13 10:58:28 +0530926 break;
927 case HDMI_PICTURE_ASPECT_16_9:
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +0200928 ar |= AVI_16_9_CENTER_RATIO;
Shirish S46154152014-03-13 10:58:28 +0530929 break;
930 case HDMI_PICTURE_ASPECT_NONE:
931 default:
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +0200932 ar |= AVI_SAME_AS_PIC_ASPECT_RATIO;
Shirish S46154152014-03-13 10:58:28 +0530933 break;
934 }
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +0200935 hdmi_reg_writeb(hdata, HDMI_AVI_BYTE(2), ar);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530936
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +0200937 hdmi_reg_writeb(hdata, HDMI_AVI_BYTE(4), hdata->cea_video_id);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530938
939 chksum = hdmi_chksum(hdata, HDMI_AVI_BYTE(1),
Sachin Kamatd34d59b2014-02-04 08:40:18 +0530940 infoframe->any.length, hdr_sum);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530941 DRM_DEBUG_KMS("AVI checksum = 0x%x\n", chksum);
942 hdmi_reg_writeb(hdata, HDMI_AVI_CHECK_SUM, chksum);
943 break;
Sachin Kamatd34d59b2014-02-04 08:40:18 +0530944 case HDMI_INFOFRAME_TYPE_AUDIO:
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530945 hdmi_reg_writeb(hdata, HDMI_AUI_CON, 0x02);
Sachin Kamatd34d59b2014-02-04 08:40:18 +0530946 hdmi_reg_writeb(hdata, HDMI_AUI_HEADER0, infoframe->any.type);
947 hdmi_reg_writeb(hdata, HDMI_AUI_HEADER1,
948 infoframe->any.version);
949 hdmi_reg_writeb(hdata, HDMI_AUI_HEADER2, infoframe->any.length);
950 hdr_sum = infoframe->any.type + infoframe->any.version +
951 infoframe->any.length;
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530952 chksum = hdmi_chksum(hdata, HDMI_AUI_BYTE(1),
Sachin Kamatd34d59b2014-02-04 08:40:18 +0530953 infoframe->any.length, hdr_sum);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530954 DRM_DEBUG_KMS("AUI checksum = 0x%x\n", chksum);
955 hdmi_reg_writeb(hdata, HDMI_AUI_CHECK_SUM, chksum);
956 break;
957 default:
958 break;
959 }
960}
961
Sean Pauld9716ee2014-01-30 16:19:29 -0500962static enum drm_connector_status hdmi_detect(struct drm_connector *connector,
963 bool force)
Sean Paul45517892014-01-30 16:19:05 -0500964{
Sean Pauld9716ee2014-01-30 16:19:29 -0500965 struct hdmi_context *hdata = ctx_from_connector(connector);
Sean Paul45517892014-01-30 16:19:05 -0500966
Andrzej Hajdaef6ce282015-07-09 16:28:07 +0200967 if (gpio_get_value(hdata->hpd_gpio))
968 return connector_status_connected;
Sean Paul5137c8c2014-04-03 20:41:03 +0530969
Andrzej Hajdaef6ce282015-07-09 16:28:07 +0200970 return connector_status_disconnected;
Sean Paul45517892014-01-30 16:19:05 -0500971}
972
Sean Pauld9716ee2014-01-30 16:19:29 -0500973static void hdmi_connector_destroy(struct drm_connector *connector)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900974{
Andrzej Hajdaad279312014-09-09 15:16:13 +0200975 drm_connector_unregister(connector);
976 drm_connector_cleanup(connector);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900977}
978
Sean Pauld9716ee2014-01-30 16:19:29 -0500979static struct drm_connector_funcs hdmi_connector_funcs = {
Gustavo Padovan63498e32015-06-01 12:04:53 -0300980 .dpms = drm_atomic_helper_connector_dpms,
Sean Pauld9716ee2014-01-30 16:19:29 -0500981 .fill_modes = drm_helper_probe_single_connector_modes,
982 .detect = hdmi_detect,
983 .destroy = hdmi_connector_destroy,
Gustavo Padovan4ea95262015-06-01 12:04:44 -0300984 .reset = drm_atomic_helper_connector_reset,
985 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
986 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Sean Pauld9716ee2014-01-30 16:19:29 -0500987};
988
989static int hdmi_get_modes(struct drm_connector *connector)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900990{
Sean Pauld9716ee2014-01-30 16:19:29 -0500991 struct hdmi_context *hdata = ctx_from_connector(connector);
992 struct edid *edid;
Andrzej Hajda64ebd892015-07-09 08:25:38 +0200993 int ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900994
Inki Dae8fa04aa2014-03-13 16:38:31 +0900995 if (!hdata->ddc_adpt)
Sean Pauld9716ee2014-01-30 16:19:29 -0500996 return -ENODEV;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900997
Inki Dae8fa04aa2014-03-13 16:38:31 +0900998 edid = drm_get_edid(connector, hdata->ddc_adpt);
Sean Pauld9716ee2014-01-30 16:19:29 -0500999 if (!edid)
1000 return -ENODEV;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001001
Sean Pauld9716ee2014-01-30 16:19:29 -05001002 hdata->dvi_mode = !drm_detect_hdmi_monitor(edid);
Rahul Sharma9c08e4b2013-01-04 07:59:11 -05001003 DRM_DEBUG_KMS("%s : width[%d] x height[%d]\n",
1004 (hdata->dvi_mode ? "dvi monitor" : "hdmi monitor"),
Sean Pauld9716ee2014-01-30 16:19:29 -05001005 edid->width_cm, edid->height_cm);
Rahul Sharma9c08e4b2013-01-04 07:59:11 -05001006
Sean Pauld9716ee2014-01-30 16:19:29 -05001007 drm_mode_connector_update_edid_property(connector, edid);
1008
Andrzej Hajda64ebd892015-07-09 08:25:38 +02001009 ret = drm_add_edid_modes(connector, edid);
1010
1011 kfree(edid);
1012
1013 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001014}
1015
Rahul Sharma6b986ed2013-03-06 17:33:29 +09001016static int hdmi_find_phy_conf(struct hdmi_context *hdata, u32 pixel_clock)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001017{
Rahul Sharmad5e9ca42014-05-09 15:34:18 +09001018 int i;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001019
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001020 for (i = 0; i < hdata->drv_data->phy_conf_count; i++)
1021 if (hdata->drv_data->phy_confs[i].pixel_clock == pixel_clock)
Sean Paul2f7e2ed2013-01-15 08:11:08 -05001022 return i;
Sean Paul2f7e2ed2013-01-15 08:11:08 -05001023
1024 DRM_DEBUG_KMS("Could not find phy config for %d\n", pixel_clock);
1025 return -EINVAL;
1026}
1027
Sean Pauld9716ee2014-01-30 16:19:29 -05001028static int hdmi_mode_valid(struct drm_connector *connector,
Sean Paulf041b252014-01-30 16:19:15 -05001029 struct drm_display_mode *mode)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001030{
Sean Pauld9716ee2014-01-30 16:19:29 -05001031 struct hdmi_context *hdata = ctx_from_connector(connector);
Rahul Sharma6b986ed2013-03-06 17:33:29 +09001032 int ret;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001033
Rahul Sharma16844fb2013-06-10 14:50:00 +05301034 DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%d clock=%d\n",
1035 mode->hdisplay, mode->vdisplay, mode->vrefresh,
1036 (mode->flags & DRM_MODE_FLAG_INTERLACE) ? true :
1037 false, mode->clock * 1000);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001038
Sean Paulf041b252014-01-30 16:19:15 -05001039 ret = mixer_check_mode(mode);
1040 if (ret)
Sean Pauld9716ee2014-01-30 16:19:29 -05001041 return MODE_BAD;
Sean Paulf041b252014-01-30 16:19:15 -05001042
Rahul Sharma16844fb2013-06-10 14:50:00 +05301043 ret = hdmi_find_phy_conf(hdata, mode->clock * 1000);
Rahul Sharma6b986ed2013-03-06 17:33:29 +09001044 if (ret < 0)
Sean Pauld9716ee2014-01-30 16:19:29 -05001045 return MODE_BAD;
1046
1047 return MODE_OK;
1048}
1049
1050static struct drm_encoder *hdmi_best_encoder(struct drm_connector *connector)
1051{
1052 struct hdmi_context *hdata = ctx_from_connector(connector);
1053
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001054 return &hdata->encoder;
Sean Pauld9716ee2014-01-30 16:19:29 -05001055}
1056
1057static struct drm_connector_helper_funcs hdmi_connector_helper_funcs = {
1058 .get_modes = hdmi_get_modes,
1059 .mode_valid = hdmi_mode_valid,
1060 .best_encoder = hdmi_best_encoder,
1061};
1062
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001063static int hdmi_create_connector(struct drm_encoder *encoder)
Sean Pauld9716ee2014-01-30 16:19:29 -05001064{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001065 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
Sean Pauld9716ee2014-01-30 16:19:29 -05001066 struct drm_connector *connector = &hdata->connector;
1067 int ret;
1068
Sean Pauld9716ee2014-01-30 16:19:29 -05001069 connector->interlace_allowed = true;
1070 connector->polled = DRM_CONNECTOR_POLL_HPD;
1071
1072 ret = drm_connector_init(hdata->drm_dev, connector,
1073 &hdmi_connector_funcs, DRM_MODE_CONNECTOR_HDMIA);
1074 if (ret) {
1075 DRM_ERROR("Failed to initialize connector with drm\n");
Rahul Sharma6b986ed2013-03-06 17:33:29 +09001076 return ret;
Sean Pauld9716ee2014-01-30 16:19:29 -05001077 }
1078
1079 drm_connector_helper_add(connector, &hdmi_connector_helper_funcs);
Thomas Wood34ea3d32014-05-29 16:57:41 +01001080 drm_connector_register(connector);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001081 drm_mode_connector_attach_encoder(connector, encoder);
Sean Pauld9716ee2014-01-30 16:19:29 -05001082
1083 return 0;
1084}
1085
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001086static bool hdmi_mode_fixup(struct drm_encoder *encoder,
1087 const struct drm_display_mode *mode,
1088 struct drm_display_mode *adjusted_mode)
Sean Paulf041b252014-01-30 16:19:15 -05001089{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001090 struct drm_device *dev = encoder->dev;
1091 struct drm_connector *connector;
Sean Paulf041b252014-01-30 16:19:15 -05001092 struct drm_display_mode *m;
1093 int mode_ok;
1094
Sean Paulf041b252014-01-30 16:19:15 -05001095 drm_mode_set_crtcinfo(adjusted_mode, 0);
1096
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001097 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1098 if (connector->encoder == encoder)
1099 break;
1100 }
1101
1102 if (connector->encoder != encoder)
1103 return true;
1104
Sean Pauld9716ee2014-01-30 16:19:29 -05001105 mode_ok = hdmi_mode_valid(connector, adjusted_mode);
Sean Paulf041b252014-01-30 16:19:15 -05001106
1107 /* just return if user desired mode exists. */
Sean Pauld9716ee2014-01-30 16:19:29 -05001108 if (mode_ok == MODE_OK)
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001109 return true;
Sean Paulf041b252014-01-30 16:19:15 -05001110
1111 /*
1112 * otherwise, find the most suitable mode among modes and change it
1113 * to adjusted_mode.
1114 */
1115 list_for_each_entry(m, &connector->modes, head) {
Sean Pauld9716ee2014-01-30 16:19:29 -05001116 mode_ok = hdmi_mode_valid(connector, m);
Sean Paulf041b252014-01-30 16:19:15 -05001117
Sean Pauld9716ee2014-01-30 16:19:29 -05001118 if (mode_ok == MODE_OK) {
Sean Paulf041b252014-01-30 16:19:15 -05001119 DRM_INFO("desired mode doesn't exist so\n");
1120 DRM_INFO("use the most suitable mode among modes.\n");
1121
1122 DRM_DEBUG_KMS("Adjusted Mode: [%d]x[%d] [%d]Hz\n",
1123 m->hdisplay, m->vdisplay, m->vrefresh);
1124
Sean Paul75626852014-01-30 16:19:16 -05001125 drm_mode_copy(adjusted_mode, m);
Sean Paulf041b252014-01-30 16:19:15 -05001126 break;
1127 }
1128 }
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001129
1130 return true;
Sean Paulf041b252014-01-30 16:19:15 -05001131}
1132
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001133static void hdmi_set_acr(u32 freq, u8 *acr)
1134{
1135 u32 n, cts;
1136
1137 switch (freq) {
1138 case 32000:
1139 n = 4096;
1140 cts = 27000;
1141 break;
1142 case 44100:
1143 n = 6272;
1144 cts = 30000;
1145 break;
1146 case 88200:
1147 n = 12544;
1148 cts = 30000;
1149 break;
1150 case 176400:
1151 n = 25088;
1152 cts = 30000;
1153 break;
1154 case 48000:
1155 n = 6144;
1156 cts = 27000;
1157 break;
1158 case 96000:
1159 n = 12288;
1160 cts = 27000;
1161 break;
1162 case 192000:
1163 n = 24576;
1164 cts = 27000;
1165 break;
1166 default:
1167 n = 0;
1168 cts = 0;
1169 break;
1170 }
1171
1172 acr[1] = cts >> 16;
1173 acr[2] = cts >> 8 & 0xff;
1174 acr[3] = cts & 0xff;
1175
1176 acr[4] = n >> 16;
1177 acr[5] = n >> 8 & 0xff;
1178 acr[6] = n & 0xff;
1179}
1180
1181static void hdmi_reg_acr(struct hdmi_context *hdata, u8 *acr)
1182{
1183 hdmi_reg_writeb(hdata, HDMI_ACR_N0, acr[6]);
1184 hdmi_reg_writeb(hdata, HDMI_ACR_N1, acr[5]);
1185 hdmi_reg_writeb(hdata, HDMI_ACR_N2, acr[4]);
1186 hdmi_reg_writeb(hdata, HDMI_ACR_MCTS0, acr[3]);
1187 hdmi_reg_writeb(hdata, HDMI_ACR_MCTS1, acr[2]);
1188 hdmi_reg_writeb(hdata, HDMI_ACR_MCTS2, acr[1]);
1189 hdmi_reg_writeb(hdata, HDMI_ACR_CTS0, acr[3]);
1190 hdmi_reg_writeb(hdata, HDMI_ACR_CTS1, acr[2]);
1191 hdmi_reg_writeb(hdata, HDMI_ACR_CTS2, acr[1]);
Andrzej Hajda633d00b2015-09-25 14:48:16 +02001192 hdmi_reg_writeb(hdata, HDMI_ACR_CON, 4);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001193}
1194
1195static void hdmi_audio_init(struct hdmi_context *hdata)
1196{
Sachin Kamat7a9bf6e2014-07-02 09:33:07 +05301197 u32 sample_rate, bits_per_sample;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001198 u32 data_num, bit_ch, sample_frq;
1199 u32 val;
1200 u8 acr[7];
1201
1202 sample_rate = 44100;
1203 bits_per_sample = 16;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001204
1205 switch (bits_per_sample) {
1206 case 20:
1207 data_num = 2;
1208 bit_ch = 1;
1209 break;
1210 case 24:
1211 data_num = 3;
1212 bit_ch = 1;
1213 break;
1214 default:
1215 data_num = 1;
1216 bit_ch = 0;
1217 break;
1218 }
1219
1220 hdmi_set_acr(sample_rate, acr);
1221 hdmi_reg_acr(hdata, acr);
1222
1223 hdmi_reg_writeb(hdata, HDMI_I2S_MUX_CON, HDMI_I2S_IN_DISABLE
1224 | HDMI_I2S_AUD_I2S | HDMI_I2S_CUV_I2S_ENABLE
1225 | HDMI_I2S_MUX_ENABLE);
1226
1227 hdmi_reg_writeb(hdata, HDMI_I2S_MUX_CH, HDMI_I2S_CH0_EN
1228 | HDMI_I2S_CH1_EN | HDMI_I2S_CH2_EN);
1229
1230 hdmi_reg_writeb(hdata, HDMI_I2S_MUX_CUV, HDMI_I2S_CUV_RL_EN);
1231
1232 sample_frq = (sample_rate == 44100) ? 0 :
1233 (sample_rate == 48000) ? 2 :
1234 (sample_rate == 32000) ? 3 :
1235 (sample_rate == 96000) ? 0xa : 0x0;
1236
1237 hdmi_reg_writeb(hdata, HDMI_I2S_CLK_CON, HDMI_I2S_CLK_DIS);
1238 hdmi_reg_writeb(hdata, HDMI_I2S_CLK_CON, HDMI_I2S_CLK_EN);
1239
1240 val = hdmi_reg_read(hdata, HDMI_I2S_DSD_CON) | 0x01;
1241 hdmi_reg_writeb(hdata, HDMI_I2S_DSD_CON, val);
1242
1243 /* Configuration I2S input ports. Configure I2S_PIN_SEL_0~4 */
1244 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_0, HDMI_I2S_SEL_SCLK(5)
1245 | HDMI_I2S_SEL_LRCK(6));
1246 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_1, HDMI_I2S_SEL_SDATA1(1)
1247 | HDMI_I2S_SEL_SDATA2(4));
1248 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_2, HDMI_I2S_SEL_SDATA3(1)
1249 | HDMI_I2S_SEL_SDATA2(2));
1250 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_3, HDMI_I2S_SEL_DSD(0));
1251
1252 /* I2S_CON_1 & 2 */
1253 hdmi_reg_writeb(hdata, HDMI_I2S_CON_1, HDMI_I2S_SCLK_FALLING_EDGE
1254 | HDMI_I2S_L_CH_LOW_POL);
1255 hdmi_reg_writeb(hdata, HDMI_I2S_CON_2, HDMI_I2S_MSB_FIRST_MODE
1256 | HDMI_I2S_SET_BIT_CH(bit_ch)
1257 | HDMI_I2S_SET_SDATA_BIT(data_num)
1258 | HDMI_I2S_BASIC_FORMAT);
1259
1260 /* Configure register related to CUV information */
1261 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_0, HDMI_I2S_CH_STATUS_MODE_0
1262 | HDMI_I2S_2AUD_CH_WITHOUT_PREEMPH
1263 | HDMI_I2S_COPYRIGHT
1264 | HDMI_I2S_LINEAR_PCM
1265 | HDMI_I2S_CONSUMER_FORMAT);
1266 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_1, HDMI_I2S_CD_PLAYER);
1267 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_2, HDMI_I2S_SET_SOURCE_NUM(0));
1268 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_3, HDMI_I2S_CLK_ACCUR_LEVEL_2
1269 | HDMI_I2S_SET_SMP_FREQ(sample_frq));
1270 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_4,
1271 HDMI_I2S_ORG_SMP_FREQ_44_1
1272 | HDMI_I2S_WORD_LEN_MAX24_24BITS
1273 | HDMI_I2S_WORD_LEN_MAX_24BITS);
1274
1275 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_CON, HDMI_I2S_CH_STATUS_RELOAD);
1276}
1277
1278static void hdmi_audio_control(struct hdmi_context *hdata, bool onoff)
1279{
Seung-Woo Kim872d20d62012-04-24 17:39:15 +09001280 if (hdata->dvi_mode)
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001281 return;
1282
1283 hdmi_reg_writeb(hdata, HDMI_AUI_CON, onoff ? 2 : 0);
1284 hdmi_reg_writemask(hdata, HDMI_CON_0, onoff ?
1285 HDMI_ASP_EN : HDMI_ASP_DIS, HDMI_ASP_MASK);
1286}
1287
Rahul Sharmabfa48422014-04-03 20:41:04 +05301288static void hdmi_start(struct hdmi_context *hdata, bool start)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001289{
Rahul Sharmabfa48422014-04-03 20:41:04 +05301290 u32 val = start ? HDMI_TG_EN : 0;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001291
Rahul Sharmabfa48422014-04-03 20:41:04 +05301292 if (hdata->current_mode.flags & DRM_MODE_FLAG_INTERLACE)
1293 val |= HDMI_FIELD_EN;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001294
Rahul Sharmabfa48422014-04-03 20:41:04 +05301295 hdmi_reg_writemask(hdata, HDMI_CON_0, val, HDMI_EN);
1296 hdmi_reg_writemask(hdata, HDMI_TG_CMD, val, HDMI_TG_EN | HDMI_FIELD_EN);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001297}
1298
1299static void hdmi_conf_init(struct hdmi_context *hdata)
1300{
Sachin Kamatd34d59b2014-02-04 08:40:18 +05301301 union hdmi_infoframe infoframe;
Rahul Sharmaa144c2e2012-11-26 10:52:57 +05301302
Sean Paul77006a72013-01-16 10:17:20 -05001303 /* disable HPD interrupts from HDMI IP block, use GPIO instead */
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001304 hdmi_reg_writemask(hdata, HDMI_INTC_CON, 0, HDMI_INTC_EN_GLOBAL |
1305 HDMI_INTC_EN_HPD_PLUG | HDMI_INTC_EN_HPD_UNPLUG);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001306
1307 /* choose HDMI mode */
1308 hdmi_reg_writemask(hdata, HDMI_MODE_SEL,
1309 HDMI_MODE_HDMI_EN, HDMI_MODE_MASK);
Shirish S9a8e1cb2014-02-14 13:04:57 +05301310 /* Apply Video preable and Guard band in HDMI mode only */
1311 hdmi_reg_writeb(hdata, HDMI_CON_2, 0);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001312 /* disable bluescreen */
1313 hdmi_reg_writemask(hdata, HDMI_CON_0, 0, HDMI_BLUE_SCR_EN);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001314
Seung-Woo Kim872d20d62012-04-24 17:39:15 +09001315 if (hdata->dvi_mode) {
1316 /* choose DVI mode */
1317 hdmi_reg_writemask(hdata, HDMI_MODE_SEL,
1318 HDMI_MODE_DVI_EN, HDMI_MODE_MASK);
1319 hdmi_reg_writeb(hdata, HDMI_CON_2,
1320 HDMI_VID_PREAMBLE_DIS | HDMI_GUARD_BAND_DIS);
1321 }
1322
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001323 if (hdata->drv_data->type == HDMI_TYPE13) {
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001324 /* choose bluescreen (fecal) color */
1325 hdmi_reg_writeb(hdata, HDMI_V13_BLUE_SCREEN_0, 0x12);
1326 hdmi_reg_writeb(hdata, HDMI_V13_BLUE_SCREEN_1, 0x34);
1327 hdmi_reg_writeb(hdata, HDMI_V13_BLUE_SCREEN_2, 0x56);
1328
1329 /* enable AVI packet every vsync, fixes purple line problem */
1330 hdmi_reg_writeb(hdata, HDMI_V13_AVI_CON, 0x02);
1331 /* force RGB, look to CEA-861-D, table 7 for more detail */
1332 hdmi_reg_writeb(hdata, HDMI_V13_AVI_BYTE(0), 0 << 5);
1333 hdmi_reg_writemask(hdata, HDMI_CON_1, 0x10 << 5, 0x11 << 5);
1334
1335 hdmi_reg_writeb(hdata, HDMI_V13_SPD_CON, 0x02);
1336 hdmi_reg_writeb(hdata, HDMI_V13_AUI_CON, 0x02);
1337 hdmi_reg_writeb(hdata, HDMI_V13_ACR_CON, 0x04);
1338 } else {
Sachin Kamatd34d59b2014-02-04 08:40:18 +05301339 infoframe.any.type = HDMI_INFOFRAME_TYPE_AVI;
1340 infoframe.any.version = HDMI_AVI_VERSION;
1341 infoframe.any.length = HDMI_AVI_LENGTH;
Rahul Sharmaa144c2e2012-11-26 10:52:57 +05301342 hdmi_reg_infoframe(hdata, &infoframe);
1343
Sachin Kamatd34d59b2014-02-04 08:40:18 +05301344 infoframe.any.type = HDMI_INFOFRAME_TYPE_AUDIO;
1345 infoframe.any.version = HDMI_AUI_VERSION;
1346 infoframe.any.length = HDMI_AUI_LENGTH;
Rahul Sharmaa144c2e2012-11-26 10:52:57 +05301347 hdmi_reg_infoframe(hdata, &infoframe);
1348
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001349 /* enable AVI packet every vsync, fixes purple line problem */
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001350 hdmi_reg_writemask(hdata, HDMI_CON_1, 2, 3 << 5);
1351 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001352}
1353
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001354static void hdmiphy_wait_for_pll(struct hdmi_context *hdata)
1355{
1356 int tries;
1357
1358 for (tries = 0; tries < 10; ++tries) {
1359 u32 val = hdmi_reg_read(hdata, HDMI_PHY_STATUS);
1360
1361 if (val & HDMI_PHY_STATUS_READY) {
1362 DRM_DEBUG_KMS("PLL stabilized after %d tries\n", tries);
1363 return;
1364 }
1365 usleep_range(10, 20);
1366 }
1367
1368 DRM_ERROR("PLL could not reach steady state\n");
1369}
1370
Rahul Sharma16844fb2013-06-10 14:50:00 +05301371static void hdmi_v13_mode_apply(struct hdmi_context *hdata)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001372{
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001373 struct drm_display_mode *m = &hdata->current_mode;
1374 unsigned int val;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001375
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001376 hdmi_reg_writev(hdata, HDMI_H_BLANK_0, 2, m->htotal - m->hdisplay);
1377 hdmi_reg_writev(hdata, HDMI_V13_H_V_LINE_0, 3,
1378 (m->htotal << 12) | m->vtotal);
1379
1380 val = (m->flags & DRM_MODE_FLAG_NVSYNC) ? 1 : 0;
1381 hdmi_reg_writev(hdata, HDMI_VSYNC_POL, 1, val);
1382
1383 val = (m->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0;
1384 hdmi_reg_writev(hdata, HDMI_INT_PRO_MODE, 1, val);
1385
1386 val = (m->hsync_start - m->hdisplay - 2);
1387 val |= ((m->hsync_end - m->hdisplay - 2) << 10);
1388 val |= ((m->flags & DRM_MODE_FLAG_NHSYNC) ? 1 : 0)<<20;
1389 hdmi_reg_writev(hdata, HDMI_V13_H_SYNC_GEN_0, 3, val);
1390
1391 /*
1392 * Quirk requirement for exynos HDMI IP design,
1393 * 2 pixels less than the actual calculation for hsync_start
1394 * and end.
1395 */
1396
1397 /* Following values & calculations differ for different type of modes */
1398 if (m->flags & DRM_MODE_FLAG_INTERLACE) {
1399 /* Interlaced Mode */
1400 val = ((m->vsync_end - m->vdisplay) / 2);
1401 val |= ((m->vsync_start - m->vdisplay) / 2) << 12;
1402 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_1_0, 3, val);
1403
1404 val = m->vtotal / 2;
1405 val |= ((m->vtotal - m->vdisplay) / 2) << 11;
1406 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_0, 3, val);
1407
1408 val = (m->vtotal +
1409 ((m->vsync_end - m->vsync_start) * 4) + 5) / 2;
1410 val |= m->vtotal << 11;
1411 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_F_0, 3, val);
1412
1413 val = ((m->vtotal / 2) + 7);
1414 val |= ((m->vtotal / 2) + 2) << 12;
1415 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_2_0, 3, val);
1416
1417 val = ((m->htotal / 2) + (m->hsync_start - m->hdisplay));
1418 val |= ((m->htotal / 2) +
1419 (m->hsync_start - m->hdisplay)) << 12;
1420 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_3_0, 3, val);
1421
1422 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1423 (m->vtotal - m->vdisplay) / 2);
1424 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay / 2);
1425
1426 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST2_L, 2, 0x249);
1427 } else {
1428 /* Progressive Mode */
1429
1430 val = m->vtotal;
1431 val |= (m->vtotal - m->vdisplay) << 11;
1432 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_0, 3, val);
1433
1434 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_F_0, 3, 0);
1435
1436 val = (m->vsync_end - m->vdisplay);
1437 val |= ((m->vsync_start - m->vdisplay) << 12);
1438 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_1_0, 3, val);
1439
1440 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_2_0, 3, 0x1001);
1441 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_3_0, 3, 0x1001);
1442 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1443 m->vtotal - m->vdisplay);
1444 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay);
1445 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST2_L, 2, 0x248);
1446 }
1447
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001448 /* Timing generator registers */
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001449 hdmi_reg_writev(hdata, HDMI_TG_H_FSZ_L, 2, m->htotal);
1450 hdmi_reg_writev(hdata, HDMI_TG_HACT_ST_L, 2, m->htotal - m->hdisplay);
1451 hdmi_reg_writev(hdata, HDMI_TG_HACT_SZ_L, 2, m->hdisplay);
1452 hdmi_reg_writev(hdata, HDMI_TG_V_FSZ_L, 2, m->vtotal);
1453 hdmi_reg_writev(hdata, HDMI_TG_VSYNC_L, 2, 0x1);
1454 hdmi_reg_writev(hdata, HDMI_TG_VSYNC2_L, 2, 0x233);
1455 hdmi_reg_writev(hdata, HDMI_TG_FIELD_CHG_L, 2, 0x233);
1456 hdmi_reg_writev(hdata, HDMI_TG_VSYNC_TOP_HDMI_L, 2, 0x1);
1457 hdmi_reg_writev(hdata, HDMI_TG_VSYNC_BOT_HDMI_L, 2, 0x233);
1458 hdmi_reg_writev(hdata, HDMI_TG_FIELD_TOP_HDMI_L, 2, 0x1);
1459 hdmi_reg_writev(hdata, HDMI_TG_FIELD_BOT_HDMI_L, 2, 0x233);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001460}
1461
Rahul Sharma16844fb2013-06-10 14:50:00 +05301462static void hdmi_v14_mode_apply(struct hdmi_context *hdata)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001463{
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001464 struct drm_display_mode *m = &hdata->current_mode;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001465
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001466 hdmi_reg_writev(hdata, HDMI_H_BLANK_0, 2, m->htotal - m->hdisplay);
1467 hdmi_reg_writev(hdata, HDMI_V_LINE_0, 2, m->vtotal);
1468 hdmi_reg_writev(hdata, HDMI_H_LINE_0, 2, m->htotal);
1469 hdmi_reg_writev(hdata, HDMI_HSYNC_POL, 1,
1470 (m->flags & DRM_MODE_FLAG_NHSYNC) ? 1 : 0);
1471 hdmi_reg_writev(hdata, HDMI_VSYNC_POL, 1,
1472 (m->flags & DRM_MODE_FLAG_NVSYNC) ? 1 : 0);
1473 hdmi_reg_writev(hdata, HDMI_INT_PRO_MODE, 1,
1474 (m->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
1475
1476 /*
1477 * Quirk requirement for exynos 5 HDMI IP design,
1478 * 2 pixels less than the actual calculation for hsync_start
1479 * and end.
1480 */
1481
1482 /* Following values & calculations differ for different type of modes */
1483 if (m->flags & DRM_MODE_FLAG_INTERLACE) {
1484 /* Interlaced Mode */
1485 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_2_0, 2,
1486 (m->vsync_end - m->vdisplay) / 2);
1487 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_1_0, 2,
1488 (m->vsync_start - m->vdisplay) / 2);
1489 hdmi_reg_writev(hdata, HDMI_V2_BLANK_0, 2, m->vtotal / 2);
1490 hdmi_reg_writev(hdata, HDMI_V1_BLANK_0, 2,
1491 (m->vtotal - m->vdisplay) / 2);
1492 hdmi_reg_writev(hdata, HDMI_V_BLANK_F0_0, 2,
1493 m->vtotal - m->vdisplay / 2);
1494 hdmi_reg_writev(hdata, HDMI_V_BLANK_F1_0, 2, m->vtotal);
1495 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_2_0, 2,
1496 (m->vtotal / 2) + 7);
1497 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_1_0, 2,
1498 (m->vtotal / 2) + 2);
1499 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_2_0, 2,
1500 (m->htotal / 2) + (m->hsync_start - m->hdisplay));
1501 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_1_0, 2,
1502 (m->htotal / 2) + (m->hsync_start - m->hdisplay));
1503 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1504 (m->vtotal - m->vdisplay) / 2);
1505 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay / 2);
1506 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST2_L, 2,
1507 m->vtotal - m->vdisplay / 2);
1508 hdmi_reg_writev(hdata, HDMI_TG_VSYNC2_L, 2,
1509 (m->vtotal / 2) + 1);
1510 hdmi_reg_writev(hdata, HDMI_TG_VSYNC_BOT_HDMI_L, 2,
1511 (m->vtotal / 2) + 1);
1512 hdmi_reg_writev(hdata, HDMI_TG_FIELD_BOT_HDMI_L, 2,
1513 (m->vtotal / 2) + 1);
1514 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST3_L, 2, 0x0);
1515 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST4_L, 2, 0x0);
1516 } else {
1517 /* Progressive Mode */
1518 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_2_0, 2,
1519 m->vsync_end - m->vdisplay);
1520 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_1_0, 2,
1521 m->vsync_start - m->vdisplay);
1522 hdmi_reg_writev(hdata, HDMI_V2_BLANK_0, 2, m->vtotal);
1523 hdmi_reg_writev(hdata, HDMI_V1_BLANK_0, 2,
1524 m->vtotal - m->vdisplay);
1525 hdmi_reg_writev(hdata, HDMI_V_BLANK_F0_0, 2, 0xffff);
1526 hdmi_reg_writev(hdata, HDMI_V_BLANK_F1_0, 2, 0xffff);
1527 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_2_0, 2, 0xffff);
1528 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_1_0, 2, 0xffff);
1529 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_2_0, 2, 0xffff);
1530 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_1_0, 2, 0xffff);
1531 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1532 m->vtotal - m->vdisplay);
1533 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay);
1534 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST2_L, 2, 0x248);
1535 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST3_L, 2, 0x47b);
1536 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST4_L, 2, 0x6ae);
1537 hdmi_reg_writev(hdata, HDMI_TG_VSYNC2_L, 2, 0x233);
1538 hdmi_reg_writev(hdata, HDMI_TG_VSYNC_BOT_HDMI_L, 2, 0x233);
1539 hdmi_reg_writev(hdata, HDMI_TG_FIELD_BOT_HDMI_L, 2, 0x233);
1540 }
1541
1542 /* Following values & calculations are same irrespective of mode type */
1543 hdmi_reg_writev(hdata, HDMI_H_SYNC_START_0, 2,
1544 m->hsync_start - m->hdisplay - 2);
1545 hdmi_reg_writev(hdata, HDMI_H_SYNC_END_0, 2,
1546 m->hsync_end - m->hdisplay - 2);
1547 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_1_0, 2, 0xffff);
1548 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_2_0, 2, 0xffff);
1549 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_3_0, 2, 0xffff);
1550 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_4_0, 2, 0xffff);
1551 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_5_0, 2, 0xffff);
1552 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_6_0, 2, 0xffff);
1553 hdmi_reg_writev(hdata, HDMI_V_BLANK_F2_0, 2, 0xffff);
1554 hdmi_reg_writev(hdata, HDMI_V_BLANK_F3_0, 2, 0xffff);
1555 hdmi_reg_writev(hdata, HDMI_V_BLANK_F4_0, 2, 0xffff);
1556 hdmi_reg_writev(hdata, HDMI_V_BLANK_F5_0, 2, 0xffff);
1557 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_3_0, 2, 0xffff);
1558 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_4_0, 2, 0xffff);
1559 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_5_0, 2, 0xffff);
1560 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_6_0, 2, 0xffff);
1561 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_3_0, 2, 0xffff);
1562 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_4_0, 2, 0xffff);
1563 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_5_0, 2, 0xffff);
1564 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_6_0, 2, 0xffff);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001565
1566 /* Timing generator registers */
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001567 hdmi_reg_writev(hdata, HDMI_TG_H_FSZ_L, 2, m->htotal);
1568 hdmi_reg_writev(hdata, HDMI_TG_HACT_ST_L, 2, m->htotal - m->hdisplay);
1569 hdmi_reg_writev(hdata, HDMI_TG_HACT_SZ_L, 2, m->hdisplay);
1570 hdmi_reg_writev(hdata, HDMI_TG_V_FSZ_L, 2, m->vtotal);
1571 hdmi_reg_writev(hdata, HDMI_TG_VSYNC_L, 2, 0x1);
1572 hdmi_reg_writev(hdata, HDMI_TG_FIELD_CHG_L, 2, 0x233);
1573 hdmi_reg_writev(hdata, HDMI_TG_VSYNC_TOP_HDMI_L, 2, 0x1);
1574 hdmi_reg_writev(hdata, HDMI_TG_FIELD_TOP_HDMI_L, 2, 0x1);
1575 hdmi_reg_writev(hdata, HDMI_TG_3D, 1, 0x0);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001576}
1577
Rahul Sharma16844fb2013-06-10 14:50:00 +05301578static void hdmi_mode_apply(struct hdmi_context *hdata)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001579{
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001580 if (hdata->drv_data->type == HDMI_TYPE13)
Rahul Sharma16844fb2013-06-10 14:50:00 +05301581 hdmi_v13_mode_apply(hdata);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001582 else
Rahul Sharma16844fb2013-06-10 14:50:00 +05301583 hdmi_v14_mode_apply(hdata);
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001584
1585 hdmiphy_wait_for_pll(hdata);
1586
1587 clk_disable_unprepare(hdata->res.sclk_hdmi);
1588 clk_set_parent(hdata->res.mout_hdmi, hdata->res.sclk_hdmiphy);
1589 clk_prepare_enable(hdata->res.sclk_hdmi);
1590
1591 /* enable HDMI and timing generator */
1592 hdmi_start(hdata, true);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001593}
1594
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001595static void hdmiphy_conf_reset(struct hdmi_context *hdata)
1596{
Sean Paul0bfb1f82013-06-11 12:24:02 +05301597 clk_disable_unprepare(hdata->res.sclk_hdmi);
Rahul Sharma59956d32013-06-11 12:24:03 +05301598 clk_set_parent(hdata->res.mout_hdmi, hdata->res.sclk_pixel);
Sean Paul0bfb1f82013-06-11 12:24:02 +05301599 clk_prepare_enable(hdata->res.sclk_hdmi);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001600
1601 /* operation mode */
Joonyoung Shim265134a2015-01-12 14:35:16 +09001602 hdmiphy_reg_writeb(hdata, HDMIPHY_MODE_SET_DONE,
1603 HDMI_PHY_ENABLE_MODE_SET);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001604
1605 /* reset hdmiphy */
Andrzej Hajda633d00b2015-09-25 14:48:16 +02001606 hdmi_reg_writemask(hdata, HDMI_PHY_RSTOUT, ~0, HDMI_PHY_SW_RSTOUT);
Sean Paul09760ea2013-01-14 17:03:20 -05001607 usleep_range(10000, 12000);
Andrzej Hajda633d00b2015-09-25 14:48:16 +02001608 hdmi_reg_writemask(hdata, HDMI_PHY_RSTOUT, 0, HDMI_PHY_SW_RSTOUT);
Sean Paul09760ea2013-01-14 17:03:20 -05001609 usleep_range(10000, 12000);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001610}
1611
Rahul Sharmaa5562252012-11-28 11:30:25 +05301612static void hdmiphy_poweron(struct hdmi_context *hdata)
1613{
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001614 if (hdata->drv_data->type != HDMI_TYPE14)
Shirish S6a296e22014-04-03 20:41:02 +05301615 return;
1616
1617 DRM_DEBUG_KMS("\n");
1618
1619 /* For PHY Mode Setting */
1620 hdmiphy_reg_writeb(hdata, HDMIPHY_MODE_SET_DONE,
1621 HDMI_PHY_ENABLE_MODE_SET);
1622 /* Phy Power On */
1623 hdmiphy_reg_writeb(hdata, HDMIPHY_POWER,
1624 HDMI_PHY_POWER_ON);
1625 /* For PHY Mode Setting */
1626 hdmiphy_reg_writeb(hdata, HDMIPHY_MODE_SET_DONE,
1627 HDMI_PHY_DISABLE_MODE_SET);
1628 /* PHY SW Reset */
1629 hdmiphy_conf_reset(hdata);
Rahul Sharmaa5562252012-11-28 11:30:25 +05301630}
1631
1632static void hdmiphy_poweroff(struct hdmi_context *hdata)
1633{
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001634 if (hdata->drv_data->type != HDMI_TYPE14)
Shirish S6a296e22014-04-03 20:41:02 +05301635 return;
1636
1637 DRM_DEBUG_KMS("\n");
1638
1639 /* PHY SW Reset */
1640 hdmiphy_conf_reset(hdata);
1641 /* For PHY Mode Setting */
1642 hdmiphy_reg_writeb(hdata, HDMIPHY_MODE_SET_DONE,
1643 HDMI_PHY_ENABLE_MODE_SET);
1644
1645 /* PHY Power Off */
1646 hdmiphy_reg_writeb(hdata, HDMIPHY_POWER,
1647 HDMI_PHY_POWER_OFF);
1648
1649 /* For PHY Mode Setting */
1650 hdmiphy_reg_writeb(hdata, HDMIPHY_MODE_SET_DONE,
1651 HDMI_PHY_DISABLE_MODE_SET);
Rahul Sharmaa5562252012-11-28 11:30:25 +05301652}
1653
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001654static void hdmiphy_conf_apply(struct hdmi_context *hdata)
1655{
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001656 int ret;
1657 int i;
1658
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001659 /* pixel clock */
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +02001660 i = hdmi_find_phy_conf(hdata, hdata->current_mode.clock * 1000);
Rahul Sharma6b986ed2013-03-06 17:33:29 +09001661 if (i < 0) {
1662 DRM_ERROR("failed to find hdmiphy conf\n");
1663 return;
1664 }
Sean Paul2f7e2ed2013-01-15 08:11:08 -05001665
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001666 ret = hdmiphy_reg_write_buf(hdata, 0,
1667 hdata->drv_data->phy_confs[i].conf, 32);
Rahul Sharmad5e9ca42014-05-09 15:34:18 +09001668 if (ret) {
1669 DRM_ERROR("failed to configure hdmiphy\n");
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001670 return;
1671 }
1672
Sean Paul09760ea2013-01-14 17:03:20 -05001673 usleep_range(10000, 12000);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001674
Rahul Sharmad5e9ca42014-05-09 15:34:18 +09001675 ret = hdmiphy_reg_writeb(hdata, HDMIPHY_MODE_SET_DONE,
1676 HDMI_PHY_DISABLE_MODE_SET);
1677 if (ret) {
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001678 DRM_ERROR("failed to enable hdmiphy\n");
1679 return;
1680 }
1681
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001682}
1683
1684static void hdmi_conf_apply(struct hdmi_context *hdata)
1685{
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001686 hdmiphy_conf_reset(hdata);
1687 hdmiphy_conf_apply(hdata);
1688
Rahul Sharmabfa48422014-04-03 20:41:04 +05301689 hdmi_start(hdata, false);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001690 hdmi_conf_init(hdata);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001691
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001692 hdmi_audio_init(hdata);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001693
1694 /* setting core registers */
Rahul Sharma16844fb2013-06-10 14:50:00 +05301695 hdmi_mode_apply(hdata);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001696 hdmi_audio_control(hdata, true);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001697
1698 hdmi_regs_dump(hdata, "start");
1699}
1700
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001701static void hdmi_mode_set(struct drm_encoder *encoder,
1702 struct drm_display_mode *mode,
1703 struct drm_display_mode *adjusted_mode)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001704{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001705 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001706 struct drm_display_mode *m = adjusted_mode;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001707
YoungJun Chocbc4c332013-06-12 10:44:40 +09001708 DRM_DEBUG_KMS("xres=%d, yres=%d, refresh=%d, intl=%s\n",
1709 m->hdisplay, m->vdisplay,
Rahul Sharma6b986ed2013-03-06 17:33:29 +09001710 m->vrefresh, (m->flags & DRM_MODE_FLAG_INTERLACE) ?
Tobias Jakobi1e6d4592015-04-07 01:14:50 +02001711 "INTERLACED" : "PROGRESSIVE");
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001712
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001713 drm_mode_copy(&hdata->current_mode, m);
Andrzej Hajdac93aaeb2015-07-09 16:28:10 +02001714 hdata->cea_video_id = drm_match_cea_mode(mode);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001715}
1716
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001717static void hdmi_enable(struct drm_encoder *encoder)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001718{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001719 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001720 struct hdmi_resources *res = &hdata->res;
1721
Andrzej Hajda882a0642015-07-09 16:28:08 +02001722 if (hdata->powered)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001723 return;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001724
1725 hdata->powered = true;
1726
Sean Paulaf65c802014-01-30 16:19:27 -05001727 pm_runtime_get_sync(hdata->dev);
1728
Seung-Woo Kimad079452013-06-05 14:34:38 +09001729 if (regulator_bulk_enable(res->regul_count, res->regul_bulk))
1730 DRM_DEBUG_KMS("failed to enable regulator bulk\n");
1731
Rahul Sharma049d34e2014-05-20 10:36:05 +05301732 /* set pmu hdmiphy control bit to enable hdmiphy */
1733 regmap_update_bits(hdata->pmureg, PMU_HDMI_PHY_CONTROL,
1734 PMU_HDMI_PHY_ENABLE_BIT, 1);
1735
Sean Paul0bfb1f82013-06-11 12:24:02 +05301736 clk_prepare_enable(res->hdmi);
1737 clk_prepare_enable(res->sclk_hdmi);
Rahul Sharmaa5562252012-11-28 11:30:25 +05301738
1739 hdmiphy_poweron(hdata);
Gustavo Padovanc2c099f2015-08-05 20:24:17 -03001740 hdmi_conf_apply(hdata);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001741}
1742
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001743static void hdmi_disable(struct drm_encoder *encoder)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001744{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001745 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001746 struct hdmi_resources *res = &hdata->res;
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001747 struct drm_crtc *crtc = encoder->crtc;
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001748 const struct drm_crtc_helper_funcs *funcs = NULL;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001749
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001750 if (!hdata->powered)
Andrzej Hajda882a0642015-07-09 16:28:08 +02001751 return;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001752
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001753 /*
1754 * The SFRs of VP and Mixer are updated by Vertical Sync of
1755 * Timing generator which is a part of HDMI so the sequence
1756 * to disable TV Subsystem should be as following,
1757 * VP -> Mixer -> HDMI
1758 *
1759 * Below codes will try to disable Mixer and VP(if used)
1760 * prior to disabling HDMI.
1761 */
1762 if (crtc)
1763 funcs = crtc->helper_private;
1764 if (funcs && funcs->disable)
1765 (*funcs->disable)(crtc);
1766
Rahul Sharmabfa48422014-04-03 20:41:04 +05301767 /* HDMI System Disable */
1768 hdmi_reg_writemask(hdata, HDMI_CON_0, 0, HDMI_EN);
1769
Rahul Sharmaa5562252012-11-28 11:30:25 +05301770 hdmiphy_poweroff(hdata);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001771
Sean Paul724fd142014-05-09 15:05:10 +09001772 cancel_delayed_work(&hdata->hotplug_work);
1773
Sean Paul0bfb1f82013-06-11 12:24:02 +05301774 clk_disable_unprepare(res->sclk_hdmi);
1775 clk_disable_unprepare(res->hdmi);
Rahul Sharma049d34e2014-05-20 10:36:05 +05301776
1777 /* reset pmu hdmiphy control bit to disable hdmiphy */
1778 regmap_update_bits(hdata->pmureg, PMU_HDMI_PHY_CONTROL,
1779 PMU_HDMI_PHY_ENABLE_BIT, 0);
1780
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001781 regulator_bulk_disable(res->regul_count, res->regul_bulk);
1782
Sean Paulaf65c802014-01-30 16:19:27 -05001783 pm_runtime_put_sync(hdata->dev);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001784
1785 hdata->powered = false;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001786}
1787
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001788static struct drm_encoder_helper_funcs exynos_hdmi_encoder_helper_funcs = {
Sean Paulf041b252014-01-30 16:19:15 -05001789 .mode_fixup = hdmi_mode_fixup,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001790 .mode_set = hdmi_mode_set,
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001791 .enable = hdmi_enable,
1792 .disable = hdmi_disable,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001793};
1794
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001795static struct drm_encoder_funcs exynos_hdmi_encoder_funcs = {
1796 .destroy = drm_encoder_cleanup,
1797};
1798
Sean Paul724fd142014-05-09 15:05:10 +09001799static void hdmi_hotplug_work_func(struct work_struct *work)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001800{
Sean Paul724fd142014-05-09 15:05:10 +09001801 struct hdmi_context *hdata;
1802
1803 hdata = container_of(work, struct hdmi_context, hotplug_work.work);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001804
Sean Paul45517892014-01-30 16:19:05 -05001805 if (hdata->drm_dev)
1806 drm_helper_hpd_irq_event(hdata->drm_dev);
Sean Paul724fd142014-05-09 15:05:10 +09001807}
1808
1809static irqreturn_t hdmi_irq_thread(int irq, void *arg)
1810{
1811 struct hdmi_context *hdata = arg;
1812
1813 mod_delayed_work(system_wq, &hdata->hotplug_work,
1814 msecs_to_jiffies(HOTPLUG_DEBOUNCE_MS));
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001815
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001816 return IRQ_HANDLED;
1817}
1818
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001819static int hdmi_resources_init(struct hdmi_context *hdata)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001820{
1821 struct device *dev = hdata->dev;
1822 struct hdmi_resources *res = &hdata->res;
1823 static char *supply[] = {
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001824 "vdd",
1825 "vdd_osc",
1826 "vdd_pll",
1827 };
1828 int i, ret;
1829
1830 DRM_DEBUG_KMS("HDMI resource init\n");
1831
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001832 /* get clocks, power */
Sachin Kamat9f49d9f2012-11-23 14:13:27 +05301833 res->hdmi = devm_clk_get(dev, "hdmi");
Sachin Kamatee7cbaf2013-03-21 15:33:57 +05301834 if (IS_ERR(res->hdmi)) {
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001835 DRM_ERROR("failed to get clock 'hdmi'\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001836 ret = PTR_ERR(res->hdmi);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001837 goto fail;
1838 }
Sachin Kamat9f49d9f2012-11-23 14:13:27 +05301839 res->sclk_hdmi = devm_clk_get(dev, "sclk_hdmi");
Sachin Kamatee7cbaf2013-03-21 15:33:57 +05301840 if (IS_ERR(res->sclk_hdmi)) {
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001841 DRM_ERROR("failed to get clock 'sclk_hdmi'\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001842 ret = PTR_ERR(res->sclk_hdmi);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001843 goto fail;
1844 }
Sachin Kamat9f49d9f2012-11-23 14:13:27 +05301845 res->sclk_pixel = devm_clk_get(dev, "sclk_pixel");
Sachin Kamatee7cbaf2013-03-21 15:33:57 +05301846 if (IS_ERR(res->sclk_pixel)) {
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001847 DRM_ERROR("failed to get clock 'sclk_pixel'\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001848 ret = PTR_ERR(res->sclk_pixel);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001849 goto fail;
1850 }
Sachin Kamat9f49d9f2012-11-23 14:13:27 +05301851 res->sclk_hdmiphy = devm_clk_get(dev, "sclk_hdmiphy");
Sachin Kamatee7cbaf2013-03-21 15:33:57 +05301852 if (IS_ERR(res->sclk_hdmiphy)) {
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001853 DRM_ERROR("failed to get clock 'sclk_hdmiphy'\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001854 ret = PTR_ERR(res->sclk_hdmiphy);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001855 goto fail;
1856 }
Rahul Sharma59956d32013-06-11 12:24:03 +05301857 res->mout_hdmi = devm_clk_get(dev, "mout_hdmi");
1858 if (IS_ERR(res->mout_hdmi)) {
1859 DRM_ERROR("failed to get clock 'mout_hdmi'\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001860 ret = PTR_ERR(res->mout_hdmi);
Rahul Sharma59956d32013-06-11 12:24:03 +05301861 goto fail;
1862 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001863
Rahul Sharma59956d32013-06-11 12:24:03 +05301864 clk_set_parent(res->mout_hdmi, res->sclk_pixel);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001865
Sachin Kamat9f49d9f2012-11-23 14:13:27 +05301866 res->regul_bulk = devm_kzalloc(dev, ARRAY_SIZE(supply) *
Sachin Kamatadc837a2012-08-31 15:50:47 +05301867 sizeof(res->regul_bulk[0]), GFP_KERNEL);
Inki Daedf5225b2014-05-29 18:28:02 +09001868 if (!res->regul_bulk) {
1869 ret = -ENOMEM;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001870 goto fail;
Inki Daedf5225b2014-05-29 18:28:02 +09001871 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001872 for (i = 0; i < ARRAY_SIZE(supply); ++i) {
1873 res->regul_bulk[i].supply = supply[i];
1874 res->regul_bulk[i].consumer = NULL;
1875 }
Sachin Kamat9f49d9f2012-11-23 14:13:27 +05301876 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(supply), res->regul_bulk);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001877 if (ret) {
1878 DRM_ERROR("failed to get regulators\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001879 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001880 }
1881 res->regul_count = ARRAY_SIZE(supply);
1882
Marek Szyprowski05fdf982014-07-01 10:10:06 +02001883 res->reg_hdmi_en = devm_regulator_get(dev, "hdmi-en");
1884 if (IS_ERR(res->reg_hdmi_en) && PTR_ERR(res->reg_hdmi_en) != -ENOENT) {
1885 DRM_ERROR("failed to get hdmi-en regulator\n");
1886 return PTR_ERR(res->reg_hdmi_en);
1887 }
1888 if (!IS_ERR(res->reg_hdmi_en)) {
1889 ret = regulator_enable(res->reg_hdmi_en);
1890 if (ret) {
1891 DRM_ERROR("failed to enable hdmi-en regulator\n");
1892 return ret;
1893 }
1894 } else
1895 res->reg_hdmi_en = NULL;
1896
Inki Daedf5225b2014-05-29 18:28:02 +09001897 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001898fail:
1899 DRM_ERROR("HDMI resource init - failed\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001900 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001901}
1902
Rahul Sharma22c4f422012-10-04 20:48:55 +05301903static struct of_device_id hdmi_match_types[] = {
1904 {
Marek Szyprowskiff830c92014-07-01 10:10:07 +02001905 .compatible = "samsung,exynos4210-hdmi",
1906 .data = &exynos4210_hdmi_driver_data,
1907 }, {
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301908 .compatible = "samsung,exynos4212-hdmi",
Inki Daebfe4e842014-03-06 14:18:17 +09001909 .data = &exynos4212_hdmi_driver_data,
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301910 }, {
Rahul Sharmaa18a2dd2014-04-20 15:51:17 +05301911 .compatible = "samsung,exynos5420-hdmi",
1912 .data = &exynos5420_hdmi_driver_data,
1913 }, {
Tomasz Stanislawskic119ed02012-10-04 20:48:44 +05301914 /* end node */
1915 }
1916};
Sjoerd Simons39b58a32014-07-18 22:36:41 +02001917MODULE_DEVICE_TABLE (of, hdmi_match_types);
Tomasz Stanislawskic119ed02012-10-04 20:48:44 +05301918
Inki Daef37cd5e2014-05-09 14:25:20 +09001919static int hdmi_bind(struct device *dev, struct device *master, void *data)
1920{
1921 struct drm_device *drm_dev = data;
Andrzej Hajda930865f2014-11-17 09:54:20 +01001922 struct hdmi_context *hdata = dev_get_drvdata(dev);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001923 struct drm_encoder *encoder = &hdata->encoder;
1924 int ret, pipe;
Inki Daef37cd5e2014-05-09 14:25:20 +09001925
Inki Daef37cd5e2014-05-09 14:25:20 +09001926 hdata->drm_dev = drm_dev;
1927
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001928 pipe = exynos_drm_crtc_get_pipe_from_type(drm_dev,
1929 EXYNOS_DISPLAY_TYPE_HDMI);
1930 if (pipe < 0)
1931 return pipe;
Gustavo Padovana2986e82015-08-05 20:24:20 -03001932
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001933 encoder->possible_crtcs = 1 << pipe;
1934
1935 DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
1936
1937 drm_encoder_init(drm_dev, encoder, &exynos_hdmi_encoder_funcs,
1938 DRM_MODE_ENCODER_TMDS);
1939
1940 drm_encoder_helper_add(encoder, &exynos_hdmi_encoder_helper_funcs);
1941
1942 ret = hdmi_create_connector(encoder);
Gustavo Padovana2986e82015-08-05 20:24:20 -03001943 if (ret) {
1944 DRM_ERROR("failed to create connector ret = %d\n", ret);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001945 drm_encoder_cleanup(encoder);
Gustavo Padovana2986e82015-08-05 20:24:20 -03001946 return ret;
1947 }
1948
1949 return 0;
Inki Daef37cd5e2014-05-09 14:25:20 +09001950}
1951
1952static void hdmi_unbind(struct device *dev, struct device *master, void *data)
1953{
Inki Daef37cd5e2014-05-09 14:25:20 +09001954}
1955
1956static const struct component_ops hdmi_component_ops = {
1957 .bind = hdmi_bind,
1958 .unbind = hdmi_unbind,
1959};
1960
Inki Daee2a562d2014-05-09 16:46:10 +09001961static struct device_node *hdmi_legacy_ddc_dt_binding(struct device *dev)
1962{
1963 const char *compatible_str = "samsung,exynos4210-hdmiddc";
1964 struct device_node *np;
1965
1966 np = of_find_compatible_node(NULL, NULL, compatible_str);
1967 if (np)
1968 return of_get_next_parent(np);
1969
1970 return NULL;
1971}
1972
1973static struct device_node *hdmi_legacy_phy_dt_binding(struct device *dev)
1974{
1975 const char *compatible_str = "samsung,exynos4212-hdmiphy";
1976
1977 return of_find_compatible_node(NULL, NULL, compatible_str);
1978}
1979
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001980static int hdmi_probe(struct platform_device *pdev)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001981{
Inki Daef37cd5e2014-05-09 14:25:20 +09001982 struct device_node *ddc_node, *phy_node;
Inki Daef37cd5e2014-05-09 14:25:20 +09001983 const struct of_device_id *match;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001984 struct device *dev = &pdev->dev;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001985 struct hdmi_context *hdata;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001986 struct resource *res;
1987 int ret;
1988
Andrzej Hajda930865f2014-11-17 09:54:20 +01001989 hdata = devm_kzalloc(dev, sizeof(struct hdmi_context), GFP_KERNEL);
1990 if (!hdata)
1991 return -ENOMEM;
1992
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001993 match = of_match_device(hdmi_match_types, dev);
1994 if (!match)
1995 return -ENODEV;
1996
1997 hdata->drv_data = match->data;
Andrzej Hajda930865f2014-11-17 09:54:20 +01001998
Andrzej Hajda930865f2014-11-17 09:54:20 +01001999 platform_set_drvdata(pdev, hdata);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002000
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002001 hdata->dev = dev;
Andrzej Hajdad36b3002015-07-09 16:28:06 +02002002 hdata->hpd_gpio = of_get_named_gpio(dev->of_node, "hpd-gpio", 0);
2003 if (hdata->hpd_gpio < 0) {
2004 DRM_ERROR("cannot get hpd gpio property\n");
2005 return hdata->hpd_gpio;
2006 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002007
2008 ret = hdmi_resources_init(hdata);
2009 if (ret) {
Rahul Sharma22c4f422012-10-04 20:48:55 +05302010 DRM_ERROR("hdmi_resources_init failed\n");
Inki Daedf5225b2014-05-29 18:28:02 +09002011 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002012 }
2013
2014 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09002015 hdata->regs = devm_ioremap_resource(dev, res);
Inki Daedf5225b2014-05-29 18:28:02 +09002016 if (IS_ERR(hdata->regs)) {
2017 ret = PTR_ERR(hdata->regs);
Andrzej Hajda86650402015-06-11 23:23:37 +09002018 return ret;
Inki Daedf5225b2014-05-29 18:28:02 +09002019 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002020
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09002021 ret = devm_gpio_request(dev, hdata->hpd_gpio, "HPD");
Tomasz Stanislawskifca57122012-10-04 20:48:46 +05302022 if (ret) {
2023 DRM_ERROR("failed to request HPD gpio\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09002024 return ret;
Tomasz Stanislawskifca57122012-10-04 20:48:46 +05302025 }
2026
Inki Daee2a562d2014-05-09 16:46:10 +09002027 ddc_node = hdmi_legacy_ddc_dt_binding(dev);
2028 if (ddc_node)
2029 goto out_get_ddc_adpt;
2030
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002031 /* DDC i2c driver */
Daniel Kurtz2b768132014-02-24 18:52:51 +09002032 ddc_node = of_parse_phandle(dev->of_node, "ddc", 0);
2033 if (!ddc_node) {
2034 DRM_ERROR("Failed to find ddc node in device tree\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09002035 return -ENODEV;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002036 }
Inki Daee2a562d2014-05-09 16:46:10 +09002037
2038out_get_ddc_adpt:
Inki Dae8fa04aa2014-03-13 16:38:31 +09002039 hdata->ddc_adpt = of_find_i2c_adapter_by_node(ddc_node);
2040 if (!hdata->ddc_adpt) {
2041 DRM_ERROR("Failed to get ddc i2c adapter by node\n");
Inki Daedf5225b2014-05-29 18:28:02 +09002042 return -EPROBE_DEFER;
Daniel Kurtz2b768132014-02-24 18:52:51 +09002043 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002044
Inki Daee2a562d2014-05-09 16:46:10 +09002045 phy_node = hdmi_legacy_phy_dt_binding(dev);
2046 if (phy_node)
2047 goto out_get_phy_port;
2048
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002049 /* hdmiphy i2c driver */
Daniel Kurtz2b768132014-02-24 18:52:51 +09002050 phy_node = of_parse_phandle(dev->of_node, "phy", 0);
2051 if (!phy_node) {
2052 DRM_ERROR("Failed to find hdmiphy node in device tree\n");
2053 ret = -ENODEV;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002054 goto err_ddc;
2055 }
Rahul Sharmad5e9ca42014-05-09 15:34:18 +09002056
Inki Daee2a562d2014-05-09 16:46:10 +09002057out_get_phy_port:
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02002058 if (hdata->drv_data->is_apb_phy) {
Rahul Sharmad5e9ca42014-05-09 15:34:18 +09002059 hdata->regs_hdmiphy = of_iomap(phy_node, 0);
2060 if (!hdata->regs_hdmiphy) {
2061 DRM_ERROR("failed to ioremap hdmi phy\n");
2062 ret = -ENOMEM;
2063 goto err_ddc;
2064 }
2065 } else {
2066 hdata->hdmiphy_port = of_find_i2c_device_by_node(phy_node);
2067 if (!hdata->hdmiphy_port) {
2068 DRM_ERROR("Failed to get hdmi phy i2c client\n");
Inki Daedf5225b2014-05-29 18:28:02 +09002069 ret = -EPROBE_DEFER;
Rahul Sharmad5e9ca42014-05-09 15:34:18 +09002070 goto err_ddc;
2071 }
Daniel Kurtz2b768132014-02-24 18:52:51 +09002072 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002073
Sean Paul77006a72013-01-16 10:17:20 -05002074 hdata->irq = gpio_to_irq(hdata->hpd_gpio);
2075 if (hdata->irq < 0) {
2076 DRM_ERROR("failed to get GPIO irq\n");
2077 ret = hdata->irq;
Joonyoung Shim66265a22012-04-23 19:35:49 +09002078 goto err_hdmiphy;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002079 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002080
Sean Paul724fd142014-05-09 15:05:10 +09002081 INIT_DELAYED_WORK(&hdata->hotplug_work, hdmi_hotplug_work_func);
2082
Seung-Woo Kimdcb9a7c2013-05-22 21:14:17 +09002083 ret = devm_request_threaded_irq(dev, hdata->irq, NULL,
Sean Paul77006a72013-01-16 10:17:20 -05002084 hdmi_irq_thread, IRQF_TRIGGER_RISING |
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09002085 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
Sean Paulf041b252014-01-30 16:19:15 -05002086 "hdmi", hdata);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09002087 if (ret) {
Sean Paul77006a72013-01-16 10:17:20 -05002088 DRM_ERROR("failed to register hdmi interrupt\n");
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09002089 goto err_hdmiphy;
2090 }
2091
Rahul Sharma049d34e2014-05-20 10:36:05 +05302092 hdata->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
2093 "samsung,syscon-phandle");
2094 if (IS_ERR(hdata->pmureg)) {
2095 DRM_ERROR("syscon regmap lookup failed.\n");
Inki Daedf5225b2014-05-29 18:28:02 +09002096 ret = -EPROBE_DEFER;
Rahul Sharma049d34e2014-05-20 10:36:05 +05302097 goto err_hdmiphy;
2098 }
2099
Sean Paulaf65c802014-01-30 16:19:27 -05002100 pm_runtime_enable(dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002101
Inki Daedf5225b2014-05-29 18:28:02 +09002102 ret = component_add(&pdev->dev, &hdmi_component_ops);
2103 if (ret)
2104 goto err_disable_pm_runtime;
2105
2106 return ret;
2107
2108err_disable_pm_runtime:
2109 pm_runtime_disable(dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002110
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002111err_hdmiphy:
Paul Taysomb21a3bf2014-05-09 15:06:28 +09002112 if (hdata->hdmiphy_port)
2113 put_device(&hdata->hdmiphy_port->dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002114err_ddc:
Inki Dae8fa04aa2014-03-13 16:38:31 +09002115 put_device(&hdata->ddc_adpt->dev);
Inki Daedf5225b2014-05-29 18:28:02 +09002116
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002117 return ret;
2118}
2119
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08002120static int hdmi_remove(struct platform_device *pdev)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002121{
Andrzej Hajda930865f2014-11-17 09:54:20 +01002122 struct hdmi_context *hdata = platform_get_drvdata(pdev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002123
Sean Paul724fd142014-05-09 15:05:10 +09002124 cancel_delayed_work_sync(&hdata->hotplug_work);
2125
Marek Szyprowski05fdf982014-07-01 10:10:06 +02002126 if (hdata->res.reg_hdmi_en)
2127 regulator_disable(hdata->res.reg_hdmi_en);
2128
Seung-Woo Kim9d1e25c2014-07-28 17:15:22 +09002129 if (hdata->hdmiphy_port)
2130 put_device(&hdata->hdmiphy_port->dev);
Inki Dae8fa04aa2014-03-13 16:38:31 +09002131 put_device(&hdata->ddc_adpt->dev);
Inki Daef37cd5e2014-05-09 14:25:20 +09002132
Sean Paulaf65c802014-01-30 16:19:27 -05002133 pm_runtime_disable(&pdev->dev);
Inki Daedf5225b2014-05-29 18:28:02 +09002134 component_del(&pdev->dev, &hdmi_component_ops);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002135
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002136 return 0;
2137}
2138
2139struct platform_driver hdmi_driver = {
2140 .probe = hdmi_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08002141 .remove = hdmi_remove,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002142 .driver = {
Rahul Sharma22c4f422012-10-04 20:48:55 +05302143 .name = "exynos-hdmi",
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002144 .owner = THIS_MODULE,
Sachin Kamat88c49812013-08-28 10:47:57 +05302145 .of_match_table = hdmi_match_types,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002146 },
2147};