blob: c65a9e6baefd79642444f5e1b830539aa0f0d17a [file] [log] [blame]
Grant Likelyca632f52011-06-06 01:16:30 -06001/*
Jassi Brar230d42d2009-11-30 07:39:42 +00002 * Copyright (C) 2009 Samsung Electronics Ltd.
3 * Jaswinder Singh <jassi.brar@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Jassi Brar230d42d2009-11-30 07:39:42 +000014 */
15
16#include <linux/init.h>
17#include <linux/module.h>
Mark Brownc2573122011-11-10 10:57:32 +000018#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000019#include <linux/delay.h>
20#include <linux/clk.h>
21#include <linux/dma-mapping.h>
Arnd Bergmann78843722013-04-11 22:42:03 +020022#include <linux/dmaengine.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000023#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000024#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000025#include <linux/spi/spi.h>
Thomas Abraham1c20c202012-07-13 07:15:14 +090026#include <linux/gpio.h>
Thomas Abraham2b908072012-07-13 07:15:15 +090027#include <linux/of.h>
28#include <linux/of_gpio.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000029
Arnd Bergmann436d42c2012-08-24 15:22:12 +020030#include <linux/platform_data/spi-s3c64xx.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000031
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053032#define MAX_SPI_PORTS 6
Girish K S7e995552013-05-20 12:21:32 +053033#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053034#define S3C64XX_SPI_QUIRK_CS_AUTO (1 << 1)
Heiner Kallweit483867e2015-09-03 22:39:36 +020035#define AUTOSUSPEND_TIMEOUT 2000
Thomas Abrahama5238e32012-07-13 07:15:14 +090036
Jassi Brar230d42d2009-11-30 07:39:42 +000037/* Registers and bit-fields */
38
39#define S3C64XX_SPI_CH_CFG 0x00
40#define S3C64XX_SPI_CLK_CFG 0x04
41#define S3C64XX_SPI_MODE_CFG 0x08
42#define S3C64XX_SPI_SLAVE_SEL 0x0C
43#define S3C64XX_SPI_INT_EN 0x10
44#define S3C64XX_SPI_STATUS 0x14
45#define S3C64XX_SPI_TX_DATA 0x18
46#define S3C64XX_SPI_RX_DATA 0x1C
47#define S3C64XX_SPI_PACKET_CNT 0x20
48#define S3C64XX_SPI_PENDING_CLR 0x24
49#define S3C64XX_SPI_SWAP_CFG 0x28
50#define S3C64XX_SPI_FB_CLK 0x2C
51
52#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
53#define S3C64XX_SPI_CH_SW_RST (1<<5)
54#define S3C64XX_SPI_CH_SLAVE (1<<4)
55#define S3C64XX_SPI_CPOL_L (1<<3)
56#define S3C64XX_SPI_CPHA_B (1<<2)
57#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
58#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
59
60#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
61#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
62#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
Jingoo Han75bf3362013-01-31 15:25:01 +090063#define S3C64XX_SPI_PSR_MASK 0xff
Jassi Brar230d42d2009-11-30 07:39:42 +000064
65#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
66#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
67#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
68#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
69#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
70#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
71#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
72#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
73#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
74#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
75#define S3C64XX_SPI_MODE_4BURST (1<<0)
76
77#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
78#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053079#define S3C64XX_SPI_SLAVE_NSC_CNT_2 (2<<4)
Jassi Brar230d42d2009-11-30 07:39:42 +000080
Jassi Brar230d42d2009-11-30 07:39:42 +000081#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
82#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
83#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
84#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
85#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
86#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
87#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
88
89#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
90#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
91#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
92#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
93#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
94#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
95
96#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
97
98#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
99#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
100#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
101#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
102#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
103
104#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
105#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
106#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
107#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
108#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
109#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
110#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
111#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
112
113#define S3C64XX_SPI_FBCLK_MSK (3<<0)
114
Thomas Abrahama5238e32012-07-13 07:15:14 +0900115#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
116#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
117 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
118#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
119#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
120 FIFO_LVL_MASK(i))
Jassi Brar230d42d2009-11-30 07:39:42 +0000121
122#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
123#define S3C64XX_SPI_TRAILCNT_OFF 19
124
125#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
126
127#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
Girish K S7e995552013-05-20 12:21:32 +0530128#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
Jassi Brar230d42d2009-11-30 07:39:42 +0000129
Jassi Brar230d42d2009-11-30 07:39:42 +0000130#define RXBUSY (1<<2)
131#define TXBUSY (1<<3)
132
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900133struct s3c64xx_spi_dma_data {
Arnd Bergmann78843722013-04-11 22:42:03 +0200134 struct dma_chan *ch;
Arnd Bergmannc10356b2012-04-30 16:31:27 +0000135 enum dma_transfer_direction direction;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900136};
137
Jassi Brar230d42d2009-11-30 07:39:42 +0000138/**
Thomas Abrahama5238e32012-07-13 07:15:14 +0900139 * struct s3c64xx_spi_info - SPI Controller hardware info
140 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
141 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
142 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
143 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
144 * @clk_from_cmu: True, if the controller does not include a clock mux and
145 * prescaler unit.
146 *
147 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
148 * differ in some aspects such as the size of the fifo and spi bus clock
149 * setup. Such differences are specified to the driver using this structure
150 * which is provided as driver data to the driver.
151 */
152struct s3c64xx_spi_port_config {
153 int fifo_lvl_mask[MAX_SPI_PORTS];
154 int rx_lvl_offset;
155 int tx_st_done;
Girish K S7e995552013-05-20 12:21:32 +0530156 int quirks;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900157 bool high_speed;
158 bool clk_from_cmu;
159};
160
161/**
Jassi Brar230d42d2009-11-30 07:39:42 +0000162 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
163 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700164 * @src_clk: Pointer to the clock used to generate SPI signals.
Jassi Brar230d42d2009-11-30 07:39:42 +0000165 * @master: Pointer to the SPI Protocol master.
Jassi Brar230d42d2009-11-30 07:39:42 +0000166 * @cntrlr_info: Platform specific data for the controller this driver manages.
167 * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
Jassi Brar230d42d2009-11-30 07:39:42 +0000168 * @lock: Controller specific lock.
169 * @state: Set of FLAGS to indicate status.
170 * @rx_dmach: Controller's DMA channel for Rx.
171 * @tx_dmach: Controller's DMA channel for Tx.
172 * @sfr_start: BUS address of SPI controller regs.
173 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000174 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000175 * @xfer_completion: To indicate completion of xfer task.
176 * @cur_mode: Stores the active configuration of the controller.
177 * @cur_bpw: Stores the active bits per word settings.
178 * @cur_speed: Stores the active xfer clock speed.
179 */
180struct s3c64xx_spi_driver_data {
181 void __iomem *regs;
182 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700183 struct clk *src_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000184 struct platform_device *pdev;
185 struct spi_master *master;
Jassi Brarad7de722010-01-20 13:49:44 -0700186 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000187 struct spi_device *tgl_spi;
Jassi Brar230d42d2009-11-30 07:39:42 +0000188 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000189 unsigned long sfr_start;
190 struct completion xfer_completion;
191 unsigned state;
192 unsigned cur_mode, cur_bpw;
193 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900194 struct s3c64xx_spi_dma_data rx_dma;
195 struct s3c64xx_spi_dma_data tx_dma;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900196 struct s3c64xx_spi_port_config *port_conf;
197 unsigned int port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +0000198};
199
Jassi Brar230d42d2009-11-30 07:39:42 +0000200static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
201{
Jassi Brar230d42d2009-11-30 07:39:42 +0000202 void __iomem *regs = sdd->regs;
203 unsigned long loops;
204 u32 val;
205
206 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
207
208 val = readl(regs + S3C64XX_SPI_CH_CFG);
Kyoungil Kim7d859ff2012-05-23 21:29:51 +0900209 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
210 writel(val, regs + S3C64XX_SPI_CH_CFG);
211
212 val = readl(regs + S3C64XX_SPI_CH_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000213 val |= S3C64XX_SPI_CH_SW_RST;
214 val &= ~S3C64XX_SPI_CH_HS_EN;
215 writel(val, regs + S3C64XX_SPI_CH_CFG);
216
217 /* Flush TxFIFO*/
218 loops = msecs_to_loops(1);
219 do {
220 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900221 } while (TX_FIFO_LVL(val, sdd) && loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000222
Mark Brownbe7852a2010-08-23 17:40:56 +0100223 if (loops == 0)
224 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
225
Jassi Brar230d42d2009-11-30 07:39:42 +0000226 /* Flush RxFIFO*/
227 loops = msecs_to_loops(1);
228 do {
229 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900230 if (RX_FIFO_LVL(val, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000231 readl(regs + S3C64XX_SPI_RX_DATA);
232 else
233 break;
234 } while (loops--);
235
Mark Brownbe7852a2010-08-23 17:40:56 +0100236 if (loops == 0)
237 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
238
Jassi Brar230d42d2009-11-30 07:39:42 +0000239 val = readl(regs + S3C64XX_SPI_CH_CFG);
240 val &= ~S3C64XX_SPI_CH_SW_RST;
241 writel(val, regs + S3C64XX_SPI_CH_CFG);
242
243 val = readl(regs + S3C64XX_SPI_MODE_CFG);
244 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
245 writel(val, regs + S3C64XX_SPI_MODE_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000246}
247
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900248static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900249{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900250 struct s3c64xx_spi_driver_data *sdd;
251 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900252 unsigned long flags;
253
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900254 if (dma->direction == DMA_DEV_TO_MEM)
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900255 sdd = container_of(data,
256 struct s3c64xx_spi_driver_data, rx_dma);
257 else
258 sdd = container_of(data,
259 struct s3c64xx_spi_driver_data, tx_dma);
260
Boojin Kim39d3e802011-09-02 09:44:41 +0900261 spin_lock_irqsave(&sdd->lock, flags);
262
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900263 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900264 sdd->state &= ~RXBUSY;
265 if (!(sdd->state & TXBUSY))
266 complete(&sdd->xfer_completion);
267 } else {
268 sdd->state &= ~TXBUSY;
269 if (!(sdd->state & RXBUSY))
270 complete(&sdd->xfer_completion);
271 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900272
273 spin_unlock_irqrestore(&sdd->lock, flags);
274}
275
Arnd Bergmann78843722013-04-11 22:42:03 +0200276static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
Mark Brown6ad45a22014-02-02 13:47:47 +0000277 struct sg_table *sgt)
Arnd Bergmann78843722013-04-11 22:42:03 +0200278{
279 struct s3c64xx_spi_driver_data *sdd;
280 struct dma_slave_config config;
Arnd Bergmann78843722013-04-11 22:42:03 +0200281 struct dma_async_tx_descriptor *desc;
282
Tomasz Figab1a8e782013-08-11 02:33:28 +0200283 memset(&config, 0, sizeof(config));
284
Arnd Bergmann78843722013-04-11 22:42:03 +0200285 if (dma->direction == DMA_DEV_TO_MEM) {
286 sdd = container_of((void *)dma,
287 struct s3c64xx_spi_driver_data, rx_dma);
288 config.direction = dma->direction;
289 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
290 config.src_addr_width = sdd->cur_bpw / 8;
291 config.src_maxburst = 1;
292 dmaengine_slave_config(dma->ch, &config);
293 } else {
294 sdd = container_of((void *)dma,
295 struct s3c64xx_spi_driver_data, tx_dma);
296 config.direction = dma->direction;
297 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
298 config.dst_addr_width = sdd->cur_bpw / 8;
299 config.dst_maxburst = 1;
300 dmaengine_slave_config(dma->ch, &config);
301 }
302
Mark Brown6ad45a22014-02-02 13:47:47 +0000303 desc = dmaengine_prep_slave_sg(dma->ch, sgt->sgl, sgt->nents,
304 dma->direction, DMA_PREP_INTERRUPT);
Arnd Bergmann78843722013-04-11 22:42:03 +0200305
306 desc->callback = s3c64xx_spi_dmacb;
307 desc->callback_param = dma;
308
309 dmaengine_submit(desc);
310 dma_async_issue_pending(dma->ch);
311}
312
Andi Shytiaa4964c2016-06-28 11:41:11 +0900313static void s3c64xx_spi_set_cs(struct spi_device *spi, bool enable)
314{
315 struct s3c64xx_spi_driver_data *sdd =
316 spi_master_get_devdata(spi->master);
317
Andi Shytia92e7c32016-06-28 11:41:12 +0900318 if (sdd->cntrlr_info->no_cs)
319 return;
320
Andi Shytiaa4964c2016-06-28 11:41:11 +0900321 if (enable) {
322 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) {
323 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
324 } else {
325 u32 ssel = readl(sdd->regs + S3C64XX_SPI_SLAVE_SEL);
326
327 ssel |= (S3C64XX_SPI_SLAVE_AUTO |
328 S3C64XX_SPI_SLAVE_NSC_CNT_2);
329 writel(ssel, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
330 }
331 } else {
332 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
333 writel(S3C64XX_SPI_SLAVE_SIG_INACT,
334 sdd->regs + S3C64XX_SPI_SLAVE_SEL);
335 }
336}
337
Arnd Bergmann78843722013-04-11 22:42:03 +0200338static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
339{
340 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
341 dma_filter_fn filter = sdd->cntrlr_info->filter;
342 struct device *dev = &sdd->pdev->dev;
343 dma_cap_mask_t mask;
Mark Brownfb9d0442013-04-18 18:12:00 +0100344 int ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200345
Mark Brownc12f9642013-08-13 19:03:01 +0100346 if (!is_polling(sdd)) {
347 dma_cap_zero(mask);
348 dma_cap_set(DMA_SLAVE, mask);
Girish K Sd96760f92013-06-27 12:26:53 +0530349
Mark Brownc12f9642013-08-13 19:03:01 +0100350 /* Acquire DMA channels */
351 sdd->rx_dma.ch = dma_request_slave_channel_compat(mask, filter,
Arnd Bergmanna0067db2015-11-18 15:21:32 +0100352 sdd->cntrlr_info->dma_rx, dev, "rx");
Mark Brownc12f9642013-08-13 19:03:01 +0100353 if (!sdd->rx_dma.ch) {
354 dev_err(dev, "Failed to get RX DMA channel\n");
355 ret = -EBUSY;
356 goto out;
357 }
Mark Brown3f295882014-01-16 12:25:46 +0000358 spi->dma_rx = sdd->rx_dma.ch;
Arnd Bergmann78843722013-04-11 22:42:03 +0200359
Mark Brownc12f9642013-08-13 19:03:01 +0100360 sdd->tx_dma.ch = dma_request_slave_channel_compat(mask, filter,
Arnd Bergmanna0067db2015-11-18 15:21:32 +0100361 sdd->cntrlr_info->dma_tx, dev, "tx");
Mark Brownc12f9642013-08-13 19:03:01 +0100362 if (!sdd->tx_dma.ch) {
363 dev_err(dev, "Failed to get TX DMA channel\n");
364 ret = -EBUSY;
365 goto out_rx;
366 }
Mark Brown3f295882014-01-16 12:25:46 +0000367 spi->dma_tx = sdd->tx_dma.ch;
Mark Brownfb9d0442013-04-18 18:12:00 +0100368 }
369
Arnd Bergmann78843722013-04-11 22:42:03 +0200370 return 0;
Mark Brownfb9d0442013-04-18 18:12:00 +0100371
Mark Brownfb9d0442013-04-18 18:12:00 +0100372out_rx:
373 dma_release_channel(sdd->rx_dma.ch);
374out:
375 return ret;
Arnd Bergmann78843722013-04-11 22:42:03 +0200376}
377
378static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
379{
380 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
381
382 /* Free DMA channels */
Girish K S7e995552013-05-20 12:21:32 +0530383 if (!is_polling(sdd)) {
384 dma_release_channel(sdd->rx_dma.ch);
385 dma_release_channel(sdd->tx_dma.ch);
386 }
Arnd Bergmann78843722013-04-11 22:42:03 +0200387
Arnd Bergmann78843722013-04-11 22:42:03 +0200388 return 0;
389}
390
Mark Brown3f295882014-01-16 12:25:46 +0000391static bool s3c64xx_spi_can_dma(struct spi_master *master,
392 struct spi_device *spi,
393 struct spi_transfer *xfer)
394{
395 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
396
397 return xfer->len > (FIFO_LVL_MASK(sdd) >> 1) + 1;
398}
399
Jassi Brar230d42d2009-11-30 07:39:42 +0000400static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
401 struct spi_device *spi,
402 struct spi_transfer *xfer, int dma_mode)
403{
Jassi Brar230d42d2009-11-30 07:39:42 +0000404 void __iomem *regs = sdd->regs;
405 u32 modecfg, chcfg;
406
407 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
408 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
409
410 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
411 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
412
413 if (dma_mode) {
414 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
415 } else {
416 /* Always shift in data in FIFO, even if xfer is Tx only,
417 * this helps setting PCKT_CNT value for generating clocks
418 * as exactly needed.
419 */
420 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
421 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
422 | S3C64XX_SPI_PACKET_CNT_EN,
423 regs + S3C64XX_SPI_PACKET_CNT);
424 }
425
426 if (xfer->tx_buf != NULL) {
427 sdd->state |= TXBUSY;
428 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
429 if (dma_mode) {
430 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Mark Brown6ad45a22014-02-02 13:47:47 +0000431 prepare_dma(&sdd->tx_dma, &xfer->tx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000432 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900433 switch (sdd->cur_bpw) {
434 case 32:
435 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
436 xfer->tx_buf, xfer->len / 4);
437 break;
438 case 16:
439 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
440 xfer->tx_buf, xfer->len / 2);
441 break;
442 default:
443 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
444 xfer->tx_buf, xfer->len);
445 break;
446 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000447 }
448 }
449
450 if (xfer->rx_buf != NULL) {
451 sdd->state |= RXBUSY;
452
Thomas Abrahama5238e32012-07-13 07:15:14 +0900453 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
Jassi Brar230d42d2009-11-30 07:39:42 +0000454 && !(sdd->cur_mode & SPI_CPHA))
455 chcfg |= S3C64XX_SPI_CH_HS_EN;
456
457 if (dma_mode) {
458 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
459 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
460 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
461 | S3C64XX_SPI_PACKET_CNT_EN,
462 regs + S3C64XX_SPI_PACKET_CNT);
Mark Brown6ad45a22014-02-02 13:47:47 +0000463 prepare_dma(&sdd->rx_dma, &xfer->rx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000464 }
465 }
466
467 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
468 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
469}
470
Mark Brown79617072013-06-19 19:12:39 +0100471static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
Girish K S7e995552013-05-20 12:21:32 +0530472 int timeout_ms)
473{
474 void __iomem *regs = sdd->regs;
475 unsigned long val = 1;
476 u32 status;
477
478 /* max fifo depth available */
479 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
480
481 if (timeout_ms)
482 val = msecs_to_loops(timeout_ms);
483
484 do {
485 status = readl(regs + S3C64XX_SPI_STATUS);
486 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
487
488 /* return the actual received data length */
489 return RX_FIFO_LVL(status, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000490}
491
Mark Brown3700c6e2014-01-24 20:05:43 +0000492static int wait_for_dma(struct s3c64xx_spi_driver_data *sdd,
493 struct spi_transfer *xfer)
Jassi Brar230d42d2009-11-30 07:39:42 +0000494{
Jassi Brar230d42d2009-11-30 07:39:42 +0000495 void __iomem *regs = sdd->regs;
496 unsigned long val;
Mark Brown3700c6e2014-01-24 20:05:43 +0000497 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000498 int ms;
499
500 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
501 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100502 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000503
Mark Brown3700c6e2014-01-24 20:05:43 +0000504 val = msecs_to_jiffies(ms) + 10;
505 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
506
507 /*
508 * If the previous xfer was completed within timeout, then
509 * proceed further else return -EIO.
510 * DmaTx returns after simply writing data in the FIFO,
511 * w/o waiting for real transmission on the bus to finish.
512 * DmaRx returns only after Dma read data from FIFO which
513 * needs bus transmission to finish, so we don't worry if
514 * Xfer involved Rx(with or without Tx).
515 */
516 if (val && !xfer->rx_buf) {
517 val = msecs_to_loops(10);
518 status = readl(regs + S3C64XX_SPI_STATUS);
519 while ((TX_FIFO_LVL(status, sdd)
520 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
521 && --val) {
522 cpu_relax();
Jassi Brarc3f139b2010-09-03 10:36:46 +0900523 status = readl(regs + S3C64XX_SPI_STATUS);
Jassi Brar230d42d2009-11-30 07:39:42 +0000524 }
Girish K S7e995552013-05-20 12:21:32 +0530525
Mark Brown3700c6e2014-01-24 20:05:43 +0000526 }
Girish K S7e995552013-05-20 12:21:32 +0530527
Mark Brown3700c6e2014-01-24 20:05:43 +0000528 /* If timed out while checking rx/tx status return error */
529 if (!val)
530 return -EIO;
531
532 return 0;
533}
534
535static int wait_for_pio(struct s3c64xx_spi_driver_data *sdd,
536 struct spi_transfer *xfer)
537{
538 void __iomem *regs = sdd->regs;
539 unsigned long val;
540 u32 status;
541 int loops;
542 u32 cpy_len;
543 u8 *buf;
544 int ms;
545
546 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
547 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
548 ms += 10; /* some tolerance */
549
550 val = msecs_to_loops(ms);
551 do {
552 status = readl(regs + S3C64XX_SPI_STATUS);
553 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
554
555
556 /* If it was only Tx */
557 if (!xfer->rx_buf) {
558 sdd->state &= ~TXBUSY;
559 return 0;
560 }
561
562 /*
563 * If the receive length is bigger than the controller fifo
564 * size, calculate the loops and read the fifo as many times.
565 * loops = length / max fifo size (calculated by using the
566 * fifo mask).
567 * For any size less than the fifo size the below code is
568 * executed atleast once.
569 */
570 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
571 buf = xfer->rx_buf;
572 do {
573 /* wait for data to be received in the fifo */
574 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
575 (loops ? ms : 0));
576
577 switch (sdd->cur_bpw) {
578 case 32:
579 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
580 buf, cpy_len / 4);
581 break;
582 case 16:
583 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
584 buf, cpy_len / 2);
585 break;
586 default:
587 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
588 buf, cpy_len);
589 break;
Jassi Brar230d42d2009-11-30 07:39:42 +0000590 }
591
Mark Brown3700c6e2014-01-24 20:05:43 +0000592 buf = buf + cpy_len;
593 } while (loops--);
594 sdd->state &= ~RXBUSY;
Jassi Brar230d42d2009-11-30 07:39:42 +0000595
596 return 0;
597}
598
Jassi Brar230d42d2009-11-30 07:39:42 +0000599static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
600{
Jassi Brar230d42d2009-11-30 07:39:42 +0000601 void __iomem *regs = sdd->regs;
602 u32 val;
603
604 /* Disable Clock */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900605 if (sdd->port_conf->clk_from_cmu) {
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900606 clk_disable_unprepare(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900607 } else {
608 val = readl(regs + S3C64XX_SPI_CLK_CFG);
609 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
610 writel(val, regs + S3C64XX_SPI_CLK_CFG);
611 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000612
613 /* Set Polarity and Phase */
614 val = readl(regs + S3C64XX_SPI_CH_CFG);
615 val &= ~(S3C64XX_SPI_CH_SLAVE |
616 S3C64XX_SPI_CPOL_L |
617 S3C64XX_SPI_CPHA_B);
618
619 if (sdd->cur_mode & SPI_CPOL)
620 val |= S3C64XX_SPI_CPOL_L;
621
622 if (sdd->cur_mode & SPI_CPHA)
623 val |= S3C64XX_SPI_CPHA_B;
624
625 writel(val, regs + S3C64XX_SPI_CH_CFG);
626
627 /* Set Channel & DMA Mode */
628 val = readl(regs + S3C64XX_SPI_MODE_CFG);
629 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
630 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
631
632 switch (sdd->cur_bpw) {
633 case 32:
634 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900635 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000636 break;
637 case 16:
638 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900639 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000640 break;
641 default:
642 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900643 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000644 break;
645 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000646
647 writel(val, regs + S3C64XX_SPI_MODE_CFG);
648
Thomas Abrahama5238e32012-07-13 07:15:14 +0900649 if (sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900650 /* Configure Clock */
651 /* There is half-multiplier before the SPI */
652 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
653 /* Enable Clock */
Thomas Abraham9f667bf2012-10-03 08:30:12 +0900654 clk_prepare_enable(sdd->src_clk);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900655 } else {
656 /* Configure Clock */
657 val = readl(regs + S3C64XX_SPI_CLK_CFG);
658 val &= ~S3C64XX_SPI_PSR_MASK;
659 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
660 & S3C64XX_SPI_PSR_MASK);
661 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000662
Jassi Brarb42a81c2010-09-29 17:31:33 +0900663 /* Enable Clock */
664 val = readl(regs + S3C64XX_SPI_CLK_CFG);
665 val |= S3C64XX_SPI_ENCLK_ENABLE;
666 writel(val, regs + S3C64XX_SPI_CLK_CFG);
667 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000668}
669
Jassi Brar230d42d2009-11-30 07:39:42 +0000670#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
671
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100672static int s3c64xx_spi_prepare_message(struct spi_master *master,
673 struct spi_message *msg)
Jassi Brar230d42d2009-11-30 07:39:42 +0000674{
Mark Brownad2a99a2012-02-15 14:48:32 -0800675 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000676 struct spi_device *spi = msg->spi;
677 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
Jassi Brar230d42d2009-11-30 07:39:42 +0000678
Jassi Brar230d42d2009-11-30 07:39:42 +0000679 /* Configure feedback delay */
680 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
681
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100682 return 0;
683}
Jassi Brar230d42d2009-11-30 07:39:42 +0000684
Mark Brown0732a9d2013-10-05 11:51:14 +0100685static int s3c64xx_spi_transfer_one(struct spi_master *master,
686 struct spi_device *spi,
687 struct spi_transfer *xfer)
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100688{
689 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown0732a9d2013-10-05 11:51:14 +0100690 int status;
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100691 u32 speed;
692 u8 bpw;
Mark Brown0732a9d2013-10-05 11:51:14 +0100693 unsigned long flags;
694 int use_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +0000695
Geert Uytterhoeven3e83c192014-01-12 14:07:50 +0100696 reinit_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +0000697
Mark Brown0732a9d2013-10-05 11:51:14 +0100698 /* Only BPW and Speed may change across transfers */
699 bpw = xfer->bits_per_word;
Jarkko Nikula88d4a742015-09-15 16:26:14 +0300700 speed = xfer->speed_hz;
Jassi Brar230d42d2009-11-30 07:39:42 +0000701
Mark Brown0732a9d2013-10-05 11:51:14 +0100702 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
703 sdd->cur_bpw = bpw;
704 sdd->cur_speed = speed;
Andi Shyti11f66f02016-06-28 11:41:13 +0900705 sdd->cur_mode = spi->mode;
Mark Brown0732a9d2013-10-05 11:51:14 +0100706 s3c64xx_spi_config(sdd);
707 }
708
709 /* Polling method for xfers not bigger than FIFO capacity */
710 use_dma = 0;
711 if (!is_polling(sdd) &&
712 (sdd->rx_dma.ch && sdd->tx_dma.ch &&
713 (xfer->len > ((FIFO_LVL_MASK(sdd) >> 1) + 1))))
714 use_dma = 1;
715
716 spin_lock_irqsave(&sdd->lock, flags);
717
718 /* Pending only which is to be done */
719 sdd->state &= ~RXBUSY;
720 sdd->state &= ~TXBUSY;
721
722 enable_datapath(sdd, spi, xfer, use_dma);
723
724 /* Start the signals */
Andi Shytiaa4964c2016-06-28 11:41:11 +0900725 s3c64xx_spi_set_cs(spi, true);
Mark Brown0732a9d2013-10-05 11:51:14 +0100726
Mark Brown0732a9d2013-10-05 11:51:14 +0100727 spin_unlock_irqrestore(&sdd->lock, flags);
728
Mark Brown3700c6e2014-01-24 20:05:43 +0000729 if (use_dma)
730 status = wait_for_dma(sdd, xfer);
731 else
732 status = wait_for_pio(sdd, xfer);
Mark Brown0732a9d2013-10-05 11:51:14 +0100733
734 if (status) {
735 dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
736 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
737 (sdd->state & RXBUSY) ? 'f' : 'p',
738 (sdd->state & TXBUSY) ? 'f' : 'p',
739 xfer->len);
740
741 if (use_dma) {
742 if (xfer->tx_buf != NULL
743 && (sdd->state & TXBUSY))
Mark Brown1b5e1b62014-02-07 12:39:22 +0000744 dmaengine_terminate_all(sdd->tx_dma.ch);
Mark Brown0732a9d2013-10-05 11:51:14 +0100745 if (xfer->rx_buf != NULL
746 && (sdd->state & RXBUSY))
Mark Brown1b5e1b62014-02-07 12:39:22 +0000747 dmaengine_terminate_all(sdd->rx_dma.ch);
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900748 }
Mark Brown8c09daa2013-09-27 19:56:31 +0100749 } else {
Jassi Brar230d42d2009-11-30 07:39:42 +0000750 flush_fifo(sdd);
751 }
752
Mark Brown0732a9d2013-10-05 11:51:14 +0100753 return status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000754}
755
Thomas Abraham2b908072012-07-13 07:15:15 +0900756static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
Thomas Abraham2b908072012-07-13 07:15:15 +0900757 struct spi_device *spi)
758{
759 struct s3c64xx_spi_csinfo *cs;
Arnd Bergmann4732cc62012-08-04 11:18:20 +0000760 struct device_node *slave_np, *data_np = NULL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900761 u32 fb_delay = 0;
762
763 slave_np = spi->dev.of_node;
764 if (!slave_np) {
765 dev_err(&spi->dev, "device node not found\n");
766 return ERR_PTR(-EINVAL);
767 }
768
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100769 data_np = of_get_child_by_name(slave_np, "controller-data");
Thomas Abraham2b908072012-07-13 07:15:15 +0900770 if (!data_np) {
771 dev_err(&spi->dev, "child node 'controller-data' not found\n");
772 return ERR_PTR(-EINVAL);
773 }
774
775 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
776 if (!cs) {
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100777 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900778 return ERR_PTR(-ENOMEM);
779 }
780
Thomas Abraham2b908072012-07-13 07:15:15 +0900781 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
782 cs->fb_delay = fb_delay;
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100783 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900784 return cs;
785}
786
Jassi Brar230d42d2009-11-30 07:39:42 +0000787/*
788 * Here we only check the validity of requested configuration
789 * and save the configuration in a local data-structure.
790 * The controller is actually configured only just before we
791 * get a message to transfer.
792 */
793static int s3c64xx_spi_setup(struct spi_device *spi)
794{
795 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
796 struct s3c64xx_spi_driver_data *sdd;
Jassi Brarad7de722010-01-20 13:49:44 -0700797 struct s3c64xx_spi_info *sci;
Thomas Abraham2b908072012-07-13 07:15:15 +0900798 int err;
Jassi Brar230d42d2009-11-30 07:39:42 +0000799
Thomas Abraham2b908072012-07-13 07:15:15 +0900800 sdd = spi_master_get_devdata(spi->master);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200801 if (spi->dev.of_node) {
Matthias Brugger5c725b32013-03-26 10:27:35 +0100802 cs = s3c64xx_get_slave_ctrldata(spi);
Thomas Abraham2b908072012-07-13 07:15:15 +0900803 spi->controller_data = cs;
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200804 } else if (cs) {
805 /* On non-DT platforms the SPI core will set spi->cs_gpio
806 * to -ENOENT. The GPIO pin used to drive the chip select
807 * is defined by using platform data so spi->cs_gpio value
808 * has to be override to have the proper GPIO pin number.
809 */
810 spi->cs_gpio = cs->line;
Thomas Abraham2b908072012-07-13 07:15:15 +0900811 }
812
813 if (IS_ERR_OR_NULL(cs)) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000814 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
815 return -ENODEV;
816 }
817
Tomasz Figa01498712013-08-11 02:33:29 +0200818 if (!spi_get_ctldata(spi)) {
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200819 if (gpio_is_valid(spi->cs_gpio)) {
820 err = gpio_request_one(spi->cs_gpio, GPIOF_OUT_INIT_HIGH,
821 dev_name(&spi->dev));
822 if (err) {
823 dev_err(&spi->dev,
824 "Failed to get /CS gpio [%d]: %d\n",
825 spi->cs_gpio, err);
826 goto err_gpio_req;
827 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900828 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900829
Girish K S3146bee2013-06-21 11:26:12 +0530830 spi_set_ctldata(spi, cs);
Tomasz Figa01498712013-08-11 02:33:29 +0200831 }
Girish K S3146bee2013-06-21 11:26:12 +0530832
Jassi Brar230d42d2009-11-30 07:39:42 +0000833 sci = sdd->cntrlr_info;
834
Mark Brownb97b6622011-12-04 00:58:06 +0000835 pm_runtime_get_sync(&sdd->pdev->dev);
836
Jassi Brar230d42d2009-11-30 07:39:42 +0000837 /* Check if we can provide the requested rate */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900838 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900839 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000840
Jassi Brarb42a81c2010-09-29 17:31:33 +0900841 /* Max possible */
842 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000843
Jassi Brarb42a81c2010-09-29 17:31:33 +0900844 if (spi->max_speed_hz > speed)
845 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000846
Jassi Brarb42a81c2010-09-29 17:31:33 +0900847 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
848 psr &= S3C64XX_SPI_PSR_MASK;
849 if (psr == S3C64XX_SPI_PSR_MASK)
850 psr--;
851
852 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
853 if (spi->max_speed_hz < speed) {
854 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
855 psr++;
856 } else {
857 err = -EINVAL;
858 goto setup_exit;
859 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000860 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000861
Jassi Brarb42a81c2010-09-29 17:31:33 +0900862 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
Thomas Abraham2b908072012-07-13 07:15:15 +0900863 if (spi->max_speed_hz >= speed) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900864 spi->max_speed_hz = speed;
Thomas Abraham2b908072012-07-13 07:15:15 +0900865 } else {
Mark Browne1b0f0d2012-12-20 18:27:31 +0000866 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
867 spi->max_speed_hz);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900868 err = -EINVAL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900869 goto setup_exit;
870 }
Jassi Brarb42a81c2010-09-29 17:31:33 +0900871 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000872
Heiner Kallweit483867e2015-09-03 22:39:36 +0200873 pm_runtime_mark_last_busy(&sdd->pdev->dev);
874 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Andi Shytiaa4964c2016-06-28 11:41:11 +0900875 s3c64xx_spi_set_cs(spi, false);
876
Thomas Abraham2b908072012-07-13 07:15:15 +0900877 return 0;
Mark Brownb97b6622011-12-04 00:58:06 +0000878
Jassi Brar230d42d2009-11-30 07:39:42 +0000879setup_exit:
Heiner Kallweit483867e2015-09-03 22:39:36 +0200880 pm_runtime_mark_last_busy(&sdd->pdev->dev);
881 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +0000882 /* setup() returns with device de-selected */
Andi Shytiaa4964c2016-06-28 11:41:11 +0900883 s3c64xx_spi_set_cs(spi, false);
Jassi Brar230d42d2009-11-30 07:39:42 +0000884
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200885 if (gpio_is_valid(spi->cs_gpio))
886 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900887 spi_set_ctldata(spi, NULL);
888
889err_gpio_req:
Sylwester Nawrocki5bee3b92012-09-13 16:31:30 +0200890 if (spi->dev.of_node)
891 kfree(cs);
Thomas Abraham2b908072012-07-13 07:15:15 +0900892
Jassi Brar230d42d2009-11-30 07:39:42 +0000893 return err;
894}
895
Thomas Abraham1c20c202012-07-13 07:15:14 +0900896static void s3c64xx_spi_cleanup(struct spi_device *spi)
897{
898 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
899
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200900 if (gpio_is_valid(spi->cs_gpio)) {
Mark Browndd97e262013-09-27 18:58:55 +0100901 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900902 if (spi->dev.of_node)
903 kfree(cs);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200904 else {
905 /* On non-DT platforms, the SPI core sets
906 * spi->cs_gpio to -ENOENT and .setup()
907 * overrides it with the GPIO pin value
908 * passed using platform data.
909 */
910 spi->cs_gpio = -ENOENT;
911 }
Thomas Abraham2b908072012-07-13 07:15:15 +0900912 }
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200913
Thomas Abraham1c20c202012-07-13 07:15:14 +0900914 spi_set_ctldata(spi, NULL);
915}
916
Mark Brownc2573122011-11-10 10:57:32 +0000917static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
918{
919 struct s3c64xx_spi_driver_data *sdd = data;
920 struct spi_master *spi = sdd->master;
Girish K S375981f2013-03-13 12:13:30 +0530921 unsigned int val, clr = 0;
Mark Brownc2573122011-11-10 10:57:32 +0000922
Girish K S375981f2013-03-13 12:13:30 +0530923 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
Mark Brownc2573122011-11-10 10:57:32 +0000924
Girish K S375981f2013-03-13 12:13:30 +0530925 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
926 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000927 dev_err(&spi->dev, "RX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530928 }
929 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
930 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000931 dev_err(&spi->dev, "RX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530932 }
933 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
934 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000935 dev_err(&spi->dev, "TX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530936 }
937 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
938 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000939 dev_err(&spi->dev, "TX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530940 }
941
942 /* Clear the pending irq by setting and then clearing it */
943 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
944 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
Mark Brownc2573122011-11-10 10:57:32 +0000945
946 return IRQ_HANDLED;
947}
948
Jassi Brar230d42d2009-11-30 07:39:42 +0000949static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
950{
Jassi Brarad7de722010-01-20 13:49:44 -0700951 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000952 void __iomem *regs = sdd->regs;
953 unsigned int val;
954
955 sdd->cur_speed = 0;
956
Andi Shytia92e7c32016-06-28 11:41:12 +0900957 if (sci->no_cs)
958 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
959 else if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
Padmavathi Vennabf77cba2014-11-06 15:21:49 +0530960 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +0000961
962 /* Disable Interrupts - we use Polling if not DMA mode */
963 writel(0, regs + S3C64XX_SPI_INT_EN);
964
Thomas Abrahama5238e32012-07-13 07:15:14 +0900965 if (!sdd->port_conf->clk_from_cmu)
Jassi Brarb42a81c2010-09-29 17:31:33 +0900966 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +0000967 regs + S3C64XX_SPI_CLK_CFG);
968 writel(0, regs + S3C64XX_SPI_MODE_CFG);
969 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
970
Girish K S375981f2013-03-13 12:13:30 +0530971 /* Clear any irq pending bits, should set and clear the bits */
972 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
973 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
974 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
975 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
976 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
977 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
Jassi Brar230d42d2009-11-30 07:39:42 +0000978
979 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
980
981 val = readl(regs + S3C64XX_SPI_MODE_CFG);
982 val &= ~S3C64XX_SPI_MODE_4BURST;
983 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
984 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
985 writel(val, regs + S3C64XX_SPI_MODE_CFG);
986
987 flush_fifo(sdd);
988}
989
Thomas Abraham2b908072012-07-13 07:15:15 +0900990#ifdef CONFIG_OF
Jingoo Han75bf3362013-01-31 15:25:01 +0900991static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
Thomas Abraham2b908072012-07-13 07:15:15 +0900992{
993 struct s3c64xx_spi_info *sci;
994 u32 temp;
995
996 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
Jingoo Han1273eb02014-04-29 17:20:20 +0900997 if (!sci)
Thomas Abraham2b908072012-07-13 07:15:15 +0900998 return ERR_PTR(-ENOMEM);
Thomas Abraham2b908072012-07-13 07:15:15 +0900999
1000 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001001 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001002 sci->src_clk_nr = 0;
1003 } else {
1004 sci->src_clk_nr = temp;
1005 }
1006
1007 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001008 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
Thomas Abraham2b908072012-07-13 07:15:15 +09001009 sci->num_cs = 1;
1010 } else {
1011 sci->num_cs = temp;
1012 }
1013
Andi Shytia92e7c32016-06-28 11:41:12 +09001014 sci->no_cs = of_property_read_bool(dev->of_node, "broken-cs");
1015
Thomas Abraham2b908072012-07-13 07:15:15 +09001016 return sci;
1017}
1018#else
1019static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
1020{
Jingoo Han8074cf02013-07-30 16:58:59 +09001021 return dev_get_platdata(dev);
Thomas Abraham2b908072012-07-13 07:15:15 +09001022}
Thomas Abraham2b908072012-07-13 07:15:15 +09001023#endif
1024
1025static const struct of_device_id s3c64xx_spi_dt_match[];
1026
Thomas Abrahama5238e32012-07-13 07:15:14 +09001027static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
1028 struct platform_device *pdev)
1029{
Thomas Abraham2b908072012-07-13 07:15:15 +09001030#ifdef CONFIG_OF
1031 if (pdev->dev.of_node) {
1032 const struct of_device_id *match;
1033 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
1034 return (struct s3c64xx_spi_port_config *)match->data;
1035 }
1036#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +09001037 return (struct s3c64xx_spi_port_config *)
1038 platform_get_device_id(pdev)->driver_data;
1039}
1040
Grant Likely2deff8d2013-02-05 13:27:35 +00001041static int s3c64xx_spi_probe(struct platform_device *pdev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001042{
Thomas Abraham2b908072012-07-13 07:15:15 +09001043 struct resource *mem_res;
Jassi Brar230d42d2009-11-30 07:39:42 +00001044 struct s3c64xx_spi_driver_data *sdd;
Jingoo Han8074cf02013-07-30 16:58:59 +09001045 struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001046 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +00001047 int ret, irq;
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001048 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +00001049
Thomas Abraham2b908072012-07-13 07:15:15 +09001050 if (!sci && pdev->dev.of_node) {
1051 sci = s3c64xx_spi_parse_dt(&pdev->dev);
1052 if (IS_ERR(sci))
1053 return PTR_ERR(sci);
Jassi Brar230d42d2009-11-30 07:39:42 +00001054 }
1055
Thomas Abraham2b908072012-07-13 07:15:15 +09001056 if (!sci) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001057 dev_err(&pdev->dev, "platform_data missing!\n");
1058 return -ENODEV;
1059 }
1060
Jassi Brar230d42d2009-11-30 07:39:42 +00001061 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1062 if (mem_res == NULL) {
1063 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1064 return -ENXIO;
1065 }
1066
Mark Brownc2573122011-11-10 10:57:32 +00001067 irq = platform_get_irq(pdev, 0);
1068 if (irq < 0) {
1069 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1070 return irq;
1071 }
1072
Jassi Brar230d42d2009-11-30 07:39:42 +00001073 master = spi_alloc_master(&pdev->dev,
1074 sizeof(struct s3c64xx_spi_driver_data));
1075 if (master == NULL) {
1076 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1077 return -ENOMEM;
1078 }
1079
Jassi Brar230d42d2009-11-30 07:39:42 +00001080 platform_set_drvdata(pdev, master);
1081
1082 sdd = spi_master_get_devdata(master);
Thomas Abrahama5238e32012-07-13 07:15:14 +09001083 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001084 sdd->master = master;
1085 sdd->cntrlr_info = sci;
1086 sdd->pdev = pdev;
1087 sdd->sfr_start = mem_res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001088 if (pdev->dev.of_node) {
1089 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1090 if (ret < 0) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001091 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1092 ret);
Thomas Abraham2b908072012-07-13 07:15:15 +09001093 goto err0;
1094 }
1095 sdd->port_id = ret;
1096 } else {
1097 sdd->port_id = pdev->id;
1098 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001099
1100 sdd->cur_bpw = 8;
1101
Arnd Bergmanna0067db2015-11-18 15:21:32 +01001102 if (!sdd->pdev->dev.of_node && (!sci->dma_tx || !sci->dma_rx)) {
1103 dev_warn(&pdev->dev, "Unable to get SPI tx/rx DMA data. Switching to poll mode\n");
1104 sdd->port_conf->quirks = S3C64XX_SPI_QUIRK_POLL;
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301105 }
1106
1107 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1108 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
Thomas Abraham2b908072012-07-13 07:15:15 +09001109
1110 master->dev.of_node = pdev->dev.of_node;
Thomas Abrahama5238e32012-07-13 07:15:14 +09001111 master->bus_num = sdd->port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +00001112 master->setup = s3c64xx_spi_setup;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001113 master->cleanup = s3c64xx_spi_cleanup;
Mark Brownad2a99a2012-02-15 14:48:32 -08001114 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
Mark Brown6bb9c0e2013-10-05 00:42:58 +01001115 master->prepare_message = s3c64xx_spi_prepare_message;
Mark Brown0732a9d2013-10-05 11:51:14 +01001116 master->transfer_one = s3c64xx_spi_transfer_one;
Mark Brownad2a99a2012-02-15 14:48:32 -08001117 master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
Jassi Brar230d42d2009-11-30 07:39:42 +00001118 master->num_chipselect = sci->num_cs;
1119 master->dma_alignment = 8;
Stephen Warren24778be2013-05-21 20:36:35 -06001120 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
1121 SPI_BPW_MASK(8);
Jassi Brar230d42d2009-11-30 07:39:42 +00001122 /* the spi->mode bits understood by this driver: */
1123 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Mark Brownfc0f81b2013-07-28 15:24:54 +01001124 master->auto_runtime_pm = true;
Mark Brown3f295882014-01-16 12:25:46 +00001125 if (!is_polling(sdd))
1126 master->can_dma = s3c64xx_spi_can_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +00001127
Thierry Redingb0ee5602013-01-21 11:09:18 +01001128 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1129 if (IS_ERR(sdd->regs)) {
1130 ret = PTR_ERR(sdd->regs);
Jingoo Han4eb77002013-01-10 11:04:21 +09001131 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001132 }
1133
Thomas Abraham00ab5392013-04-15 20:42:57 -07001134 if (sci->cfg_gpio && sci->cfg_gpio()) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001135 dev_err(&pdev->dev, "Unable to config gpio\n");
1136 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001137 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001138 }
1139
1140 /* Setup clocks */
Jingoo Han4eb77002013-01-10 11:04:21 +09001141 sdd->clk = devm_clk_get(&pdev->dev, "spi");
Jassi Brar230d42d2009-11-30 07:39:42 +00001142 if (IS_ERR(sdd->clk)) {
1143 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1144 ret = PTR_ERR(sdd->clk);
Thomas Abraham00ab5392013-04-15 20:42:57 -07001145 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001146 }
1147
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001148 if (clk_prepare_enable(sdd->clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001149 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
1150 ret = -EBUSY;
Thomas Abraham00ab5392013-04-15 20:42:57 -07001151 goto err0;
Jassi Brar230d42d2009-11-30 07:39:42 +00001152 }
1153
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001154 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
Jingoo Han4eb77002013-01-10 11:04:21 +09001155 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001156 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001157 dev_err(&pdev->dev,
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001158 "Unable to acquire clock '%s'\n", clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001159 ret = PTR_ERR(sdd->src_clk);
Jingoo Han4eb77002013-01-10 11:04:21 +09001160 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001161 }
1162
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001163 if (clk_prepare_enable(sdd->src_clk)) {
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001164 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
Jassi Brar230d42d2009-11-30 07:39:42 +00001165 ret = -EBUSY;
Jingoo Han4eb77002013-01-10 11:04:21 +09001166 goto err2;
Jassi Brar230d42d2009-11-30 07:39:42 +00001167 }
1168
Heiner Kallweit483867e2015-09-03 22:39:36 +02001169 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
1170 pm_runtime_use_autosuspend(&pdev->dev);
1171 pm_runtime_set_active(&pdev->dev);
1172 pm_runtime_enable(&pdev->dev);
1173 pm_runtime_get_sync(&pdev->dev);
1174
Jassi Brar230d42d2009-11-30 07:39:42 +00001175 /* Setup Deufult Mode */
Thomas Abrahama5238e32012-07-13 07:15:14 +09001176 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001177
1178 spin_lock_init(&sdd->lock);
1179 init_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +00001180
Jingoo Han4eb77002013-01-10 11:04:21 +09001181 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1182 "spi-s3c64xx", sdd);
Mark Brownc2573122011-11-10 10:57:32 +00001183 if (ret != 0) {
1184 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1185 irq, ret);
Jingoo Han4eb77002013-01-10 11:04:21 +09001186 goto err3;
Mark Brownc2573122011-11-10 10:57:32 +00001187 }
1188
1189 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1190 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1191 sdd->regs + S3C64XX_SPI_INT_EN);
1192
Mark Brown91800f02013-08-31 18:55:53 +01001193 ret = devm_spi_register_master(&pdev->dev, master);
1194 if (ret != 0) {
1195 dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
Heiner Kallweit483867e2015-09-03 22:39:36 +02001196 goto err3;
Jassi Brar230d42d2009-11-30 07:39:42 +00001197 }
1198
Jingoo Han75bf3362013-01-31 15:25:01 +09001199 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001200 sdd->port_id, master->num_chipselect);
Arnd Bergmanna0067db2015-11-18 15:21:32 +01001201 dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tFIFO %dbytes\tDMA=[Rx-%p, Tx-%p]\n",
Michal Suchaneked425dc2015-07-24 17:36:49 +02001202 mem_res, (FIFO_LVL_MASK(sdd) >> 1) + 1,
Arnd Bergmanna0067db2015-11-18 15:21:32 +01001203 sci->dma_rx, sci->dma_tx);
Jassi Brar230d42d2009-11-30 07:39:42 +00001204
Heiner Kallweit483867e2015-09-03 22:39:36 +02001205 pm_runtime_mark_last_busy(&pdev->dev);
1206 pm_runtime_put_autosuspend(&pdev->dev);
1207
Jassi Brar230d42d2009-11-30 07:39:42 +00001208 return 0;
1209
Heiner Kallweit483867e2015-09-03 22:39:36 +02001210err3:
1211 pm_runtime_put_noidle(&pdev->dev);
Heiner Kallweit3c863792015-09-03 22:38:46 +02001212 pm_runtime_disable(&pdev->dev);
1213 pm_runtime_set_suspended(&pdev->dev);
Heiner Kallweit483867e2015-09-03 22:39:36 +02001214
Jingoo Han4eb77002013-01-10 11:04:21 +09001215 clk_disable_unprepare(sdd->src_clk);
1216err2:
1217 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001218err0:
Jassi Brar230d42d2009-11-30 07:39:42 +00001219 spi_master_put(master);
1220
1221 return ret;
1222}
1223
1224static int s3c64xx_spi_remove(struct platform_device *pdev)
1225{
1226 struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
1227 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001228
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001229 pm_runtime_get_sync(&pdev->dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001230
Mark Brownc2573122011-11-10 10:57:32 +00001231 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1232
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001233 clk_disable_unprepare(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001234
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001235 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001236
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001237 pm_runtime_put_noidle(&pdev->dev);
1238 pm_runtime_disable(&pdev->dev);
1239 pm_runtime_set_suspended(&pdev->dev);
1240
Jassi Brar230d42d2009-11-30 07:39:42 +00001241 return 0;
1242}
1243
Jingoo Han997230d2013-03-22 02:09:08 +00001244#ifdef CONFIG_PM_SLEEP
Mark Browne25d0bf2011-12-04 00:36:18 +00001245static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001246{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001247 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001248 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001249
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001250 int ret = spi_master_suspend(master);
1251 if (ret)
1252 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001253
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001254 ret = pm_runtime_force_suspend(dev);
1255 if (ret < 0)
1256 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001257
1258 sdd->cur_speed = 0; /* Output Clock is stopped */
1259
1260 return 0;
1261}
1262
Mark Browne25d0bf2011-12-04 00:36:18 +00001263static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001264{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001265 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001266 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001267 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001268 int ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001269
Thomas Abraham00ab5392013-04-15 20:42:57 -07001270 if (sci->cfg_gpio)
Thomas Abraham2b908072012-07-13 07:15:15 +09001271 sci->cfg_gpio();
Jassi Brar230d42d2009-11-30 07:39:42 +00001272
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001273 ret = pm_runtime_force_resume(dev);
1274 if (ret < 0)
1275 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001276
Thomas Abrahama5238e32012-07-13 07:15:14 +09001277 s3c64xx_spi_hwinit(sdd, sdd->port_id);
Jassi Brar230d42d2009-11-30 07:39:42 +00001278
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001279 return spi_master_resume(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001280}
Jingoo Han997230d2013-03-22 02:09:08 +00001281#endif /* CONFIG_PM_SLEEP */
Jassi Brar230d42d2009-11-30 07:39:42 +00001282
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001283#ifdef CONFIG_PM
Mark Brownb97b6622011-12-04 00:58:06 +00001284static int s3c64xx_spi_runtime_suspend(struct device *dev)
1285{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001286 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001287 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1288
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001289 clk_disable_unprepare(sdd->clk);
1290 clk_disable_unprepare(sdd->src_clk);
Mark Brownb97b6622011-12-04 00:58:06 +00001291
1292 return 0;
1293}
1294
1295static int s3c64xx_spi_runtime_resume(struct device *dev)
1296{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001297 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001298 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown8b06d5b2013-09-27 18:44:53 +01001299 int ret;
Mark Brownb97b6622011-12-04 00:58:06 +00001300
Mark Brown8b06d5b2013-09-27 18:44:53 +01001301 ret = clk_prepare_enable(sdd->src_clk);
1302 if (ret != 0)
1303 return ret;
1304
1305 ret = clk_prepare_enable(sdd->clk);
1306 if (ret != 0) {
1307 clk_disable_unprepare(sdd->src_clk);
1308 return ret;
1309 }
Mark Brownb97b6622011-12-04 00:58:06 +00001310
1311 return 0;
1312}
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001313#endif /* CONFIG_PM */
Mark Brownb97b6622011-12-04 00:58:06 +00001314
Mark Browne25d0bf2011-12-04 00:36:18 +00001315static const struct dev_pm_ops s3c64xx_spi_pm = {
1316 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001317 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1318 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001319};
1320
Sachin Kamat10ce0472012-08-03 10:08:12 +05301321static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001322 .fifo_lvl_mask = { 0x7f },
1323 .rx_lvl_offset = 13,
1324 .tx_st_done = 21,
1325 .high_speed = true,
1326};
1327
Sachin Kamat10ce0472012-08-03 10:08:12 +05301328static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001329 .fifo_lvl_mask = { 0x7f, 0x7F },
1330 .rx_lvl_offset = 13,
1331 .tx_st_done = 21,
1332};
1333
Sachin Kamat10ce0472012-08-03 10:08:12 +05301334static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001335 .fifo_lvl_mask = { 0x1ff, 0x7F },
1336 .rx_lvl_offset = 15,
1337 .tx_st_done = 25,
1338 .high_speed = true,
1339};
1340
Sachin Kamat10ce0472012-08-03 10:08:12 +05301341static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001342 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1343 .rx_lvl_offset = 15,
1344 .tx_st_done = 25,
1345 .high_speed = true,
1346 .clk_from_cmu = true,
1347};
1348
Girish K Sbff82032013-06-21 11:26:13 +05301349static struct s3c64xx_spi_port_config exynos5440_spi_port_config = {
1350 .fifo_lvl_mask = { 0x1ff },
1351 .rx_lvl_offset = 15,
1352 .tx_st_done = 25,
1353 .high_speed = true,
1354 .clk_from_cmu = true,
1355 .quirks = S3C64XX_SPI_QUIRK_POLL,
1356};
1357
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301358static struct s3c64xx_spi_port_config exynos7_spi_port_config = {
1359 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff},
1360 .rx_lvl_offset = 15,
1361 .tx_st_done = 25,
1362 .high_speed = true,
1363 .clk_from_cmu = true,
1364 .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
1365};
1366
Krzysztof Kozlowski23f6d392015-05-02 00:44:06 +09001367static const struct platform_device_id s3c64xx_spi_driver_ids[] = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001368 {
1369 .name = "s3c2443-spi",
1370 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1371 }, {
1372 .name = "s3c6410-spi",
1373 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001374 },
1375 { },
1376};
1377
Thomas Abraham2b908072012-07-13 07:15:15 +09001378static const struct of_device_id s3c64xx_spi_dt_match[] = {
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001379 { .compatible = "samsung,s3c2443-spi",
1380 .data = (void *)&s3c2443_spi_port_config,
1381 },
1382 { .compatible = "samsung,s3c6410-spi",
1383 .data = (void *)&s3c6410_spi_port_config,
1384 },
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001385 { .compatible = "samsung,s5pv210-spi",
1386 .data = (void *)&s5pv210_spi_port_config,
1387 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001388 { .compatible = "samsung,exynos4210-spi",
1389 .data = (void *)&exynos4_spi_port_config,
1390 },
Girish K Sbff82032013-06-21 11:26:13 +05301391 { .compatible = "samsung,exynos5440-spi",
1392 .data = (void *)&exynos5440_spi_port_config,
1393 },
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301394 { .compatible = "samsung,exynos7-spi",
1395 .data = (void *)&exynos7_spi_port_config,
1396 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001397 { },
1398};
1399MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
Thomas Abraham2b908072012-07-13 07:15:15 +09001400
Jassi Brar230d42d2009-11-30 07:39:42 +00001401static struct platform_driver s3c64xx_spi_driver = {
1402 .driver = {
1403 .name = "s3c64xx-spi",
Mark Browne25d0bf2011-12-04 00:36:18 +00001404 .pm = &s3c64xx_spi_pm,
Thomas Abraham2b908072012-07-13 07:15:15 +09001405 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
Jassi Brar230d42d2009-11-30 07:39:42 +00001406 },
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001407 .probe = s3c64xx_spi_probe,
Jassi Brar230d42d2009-11-30 07:39:42 +00001408 .remove = s3c64xx_spi_remove,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001409 .id_table = s3c64xx_spi_driver_ids,
Jassi Brar230d42d2009-11-30 07:39:42 +00001410};
1411MODULE_ALIAS("platform:s3c64xx-spi");
1412
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001413module_platform_driver(s3c64xx_spi_driver);
Jassi Brar230d42d2009-11-30 07:39:42 +00001414
1415MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1416MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1417MODULE_LICENSE("GPL");