blob: f17b7eab66cf9e51edec5b573a60ac909f6dc0b3 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002/*
3 * xHCI host controller driver PCI Bus Glue.
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
Sarah Sharp66d4ead2009-04-27 19:52:28 -07009 */
10
11#include <linux/pci.h>
Ben Hutchings7fc2a612011-04-25 16:54:28 +010012#include <linux/slab.h>
Paul Gortmaker6eb0de82011-07-03 16:09:31 -040013#include <linux/module.h>
Mathias Nymanc3c58192015-07-21 17:20:25 +030014#include <linux/acpi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070015
16#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030017#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070018
Lu Baolufa895372016-01-26 17:50:05 +020019#define SSIC_PORT_NUM 2
20#define SSIC_PORT_CFG2 0x880c
21#define SSIC_PORT_CFG2_OFFSET 0x30
Rajmohan Maniabce3292015-07-21 17:20:26 +030022#define PROG_DONE (1 << 30)
23#define SSIC_PORT_UNUSED (1 << 31)
24
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070025/* Device for a quirk */
26#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
27#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
Hans de Goeded95815b2016-06-01 21:01:29 +020028#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
Sarah Sharpbba18e32012-10-17 13:44:06 -070029#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070030
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020031#define PCI_VENDOR_ID_ETRON 0x1b6f
Hans de Goede170625e2014-07-25 22:01:19 +020032#define PCI_DEVICE_ID_EJ168 0x7023
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020033
Takashi Iwai638298d2013-09-12 08:11:06 +020034#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
35#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
Mathias Nyman4c391352016-10-20 18:09:18 +030036#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
Mathias Nymanb8cb91e2015-03-06 17:23:19 +020037#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
38#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
39#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
Lu Baoluccc04af2016-01-26 17:50:08 +020040#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
Rafal Redzimski0d46fac2016-04-08 16:25:05 +030041#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
Mathias Nyman346e99732016-10-20 18:09:19 +030042#define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
Mathias Nymana0c16632017-05-17 18:32:00 +030043#define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
Takashi Iwai638298d2013-09-12 08:11:06 +020044
Joe Leebde07162018-02-12 14:24:46 +020045#define PCI_DEVICE_ID_AMD_PROMONTORYA_4 0x43b9
46#define PCI_DEVICE_ID_AMD_PROMONTORYA_3 0x43ba
47#define PCI_DEVICE_ID_AMD_PROMONTORYA_2 0x43bb
48#define PCI_DEVICE_ID_AMD_PROMONTORYA_1 0x43bc
Jiahau Chang9da5a102017-07-20 14:48:27 +030049#define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
50
Sarah Sharp66d4ead2009-04-27 19:52:28 -070051static const char hcd_name[] = "xhci_hcd";
52
Andrew Bresticker1885d9a2014-10-03 11:35:26 +030053static struct hc_driver __read_mostly xhci_pci_hc_driver;
54
Roger Quadroscd33a322015-05-29 17:01:46 +030055static int xhci_pci_setup(struct usb_hcd *hcd);
56
57static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
Roger Quadroscd33a322015-05-29 17:01:46 +030058 .reset = xhci_pci_setup,
59};
60
Sarah Sharp66d4ead2009-04-27 19:52:28 -070061/* called after powerup, by probe or system-pm "wakeup" */
62static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
63{
64 /*
65 * TODO: Implement finding debug ports later.
66 * TODO: see if there are any quirks that need to be added to handle
67 * new extended capabilities.
68 */
69
70 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
71 if (!pci_set_mwi(pdev))
72 xhci_dbg(xhci, "MWI active\n");
73
74 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
75 return 0;
76}
77
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -070078static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
79{
80 struct pci_dev *pdev = to_pci_dev(dev);
81
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070082 /* Look for vendor-specific quirks */
83 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
Sarah Sharpbba18e32012-10-17 13:44:06 -070084 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
85 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
86 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
87 pdev->revision == 0x0) {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070088 xhci->quirks |= XHCI_RESET_EP_QUIRK;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030089 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
90 "QUIRK: Fresco Logic xHC needs configure"
91 " endpoint cmd after reset endpoint");
Sarah Sharpf5182b42011-06-02 11:33:02 -070092 }
Oliver Neukum455f5892013-09-30 15:50:54 +020093 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
94 pdev->revision == 0x4) {
95 xhci->quirks |= XHCI_SLOW_SUSPEND;
96 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
97 "QUIRK: Fresco Logic xHC revision %u"
98 "must be suspended extra slowly",
99 pdev->revision);
100 }
Hans de Goede7f5c4d62014-12-05 11:11:28 +0100101 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
102 xhci->quirks |= XHCI_BROKEN_STREAMS;
Sarah Sharpf5182b42011-06-02 11:33:02 -0700103 /* Fresco Logic confirms: all revisions of this chip do not
104 * support MSI, even though some of them claim to in their PCI
105 * capabilities.
106 */
107 xhci->quirks |= XHCI_BROKEN_MSI;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300108 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
109 "QUIRK: Fresco Logic revision %u "
110 "has broken MSI implementation",
Sarah Sharpf5182b42011-06-02 11:33:02 -0700111 pdev->revision);
Sarah Sharp1530bbc62012-05-08 09:22:49 -0700112 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700113 }
Sarah Sharpf5182b42011-06-02 11:33:02 -0700114
Hans de Goeded95815b2016-06-01 21:01:29 +0200115 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
116 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
117 xhci->quirks |= XHCI_BROKEN_STREAMS;
118
Sarah Sharp02386342010-05-24 13:25:28 -0700119 if (pdev->vendor == PCI_VENDOR_ID_NEC)
120 xhci->quirks |= XHCI_NEC_HOST;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700121
Andiry Xu7e393a82011-09-23 14:19:54 -0700122 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
123 xhci->quirks |= XHCI_AMD_0x96_HOST;
124
Andiry Xuc41136b2011-03-22 17:08:14 +0800125 /* AMD PLL quirk */
126 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
127 xhci->quirks |= XHCI_AMD_PLL_FIX;
Huang Rui2597fe92014-08-19 15:17:57 +0300128
Kai-Heng Feng191edc52018-03-08 17:17:17 +0200129 if (pdev->vendor == PCI_VENDOR_ID_AMD && pdev->device == 0x43bb)
130 xhci->quirks |= XHCI_SUSPEND_DELAY;
131
Huang Rui2597fe92014-08-19 15:17:57 +0300132 if (pdev->vendor == PCI_VENDOR_ID_AMD)
133 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
134
Joe Leebde07162018-02-12 14:24:46 +0200135 if ((pdev->vendor == PCI_VENDOR_ID_AMD) &&
136 ((pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_4) ||
137 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_3) ||
138 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_2) ||
139 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_1)))
140 xhci->quirks |= XHCI_U2_DISABLE_WAKE;
141
Sarah Sharpe3567d22012-05-16 13:36:24 -0700142 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
143 xhci->quirks |= XHCI_LPM_SUPPORT;
144 xhci->quirks |= XHCI_INTEL_HOST;
Lu Baolu227a4fd2015-03-23 18:27:42 +0200145 xhci->quirks |= XHCI_AVOID_BEI;
Sarah Sharpe3567d22012-05-16 13:36:24 -0700146 }
Sarah Sharpad808332011-05-25 10:43:56 -0700147 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
148 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -0700149 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
150 xhci->limit_active_eps = 64;
Sarah Sharp86cc5582011-09-02 11:05:54 -0700151 xhci->quirks |= XHCI_SW_BW_CHECKING;
Sarah Sharpe95829f2012-07-23 18:59:30 +0300152 /*
153 * PPT desktop boards DH77EB and DH77DF will power back on after
154 * a few seconds of being shutdown. The fix for this is to
155 * switch the ports from xHCI to EHCI on shutdown. We can't use
156 * DMI information to find those particular boards (since each
157 * vendor will change the board name), so we have to key off all
158 * PPT chipsets.
159 */
160 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Sarah Sharpad808332011-05-25 10:43:56 -0700161 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200162 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
Mathias Nyman4c391352016-10-20 18:09:18 +0300163 (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
164 pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
Denis Turischevc09ec252014-04-25 19:20:14 +0300165 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Laura Abbottfd7cd062015-10-12 11:30:13 +0300166 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
Takashi Iwai638298d2013-09-12 08:11:06 +0200167 }
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200168 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
169 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
170 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
Lu Baoluccc04af2016-01-26 17:50:08 +0200171 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Rafal Redzimski0d46fac2016-04-08 16:25:05 +0300172 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
Wan Ahmad Zainie6c97cfc2017-01-03 18:28:52 +0200173 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300174 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
175 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) {
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200176 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
177 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200178 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
179 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
180 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
Hans de Goedefa31b3c2018-03-20 15:57:09 +0300181 xhci->quirks |= XHCI_INTEL_USB_ROLE_SW;
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200182 }
Mathias Nyman346e99732016-10-20 18:09:19 +0300183 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
184 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300185 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
186 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
Mathias Nyman346e99732016-10-20 18:09:19 +0300187 xhci->quirks |= XHCI_MISSING_CAS;
188
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200189 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
Hans de Goede170625e2014-07-25 22:01:19 +0200190 pdev->device == PCI_DEVICE_ID_EJ168) {
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200191 xhci->quirks |= XHCI_RESET_ON_RESUME;
Sarah Sharp5cb7df22012-07-02 13:36:23 -0700192 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede8f873c12014-07-25 22:01:18 +0200193 xhci->quirks |= XHCI_BROKEN_STREAMS;
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200194 }
Sarah Sharp1aa95782014-01-17 15:38:12 -0800195 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
Daniel Thompsonda997062017-12-21 15:06:15 +0200196 pdev->device == 0x0014)
197 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
198 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
Igor Gnatenko6db249e2014-04-25 19:20:15 +0300199 pdev->device == 0x0015)
Sarah Sharp1aa95782014-01-17 15:38:12 -0800200 xhci->quirks |= XHCI_RESET_ON_RESUME;
Elric Fu457a4f62012-03-29 15:47:50 +0800201 if (pdev->vendor == PCI_VENDOR_ID_VIA)
202 xhci->quirks |= XHCI_RESET_ON_RESUME;
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200203
Hans de Goedee21eba02014-08-25 12:21:56 +0200204 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
205 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
206 pdev->device == 0x3432)
207 xhci->quirks |= XHCI_BROKEN_STREAMS;
208
Hans de Goede2391eac2014-10-28 11:05:29 +0100209 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
210 pdev->device == 0x1042)
211 xhci->quirks |= XHCI_BROKEN_STREAMS;
Corentin Labbed2f48f02017-06-09 14:48:41 +0300212 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
213 pdev->device == 0x1142)
214 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede2391eac2014-10-28 11:05:29 +0100215
Jiahau Chang9da5a102017-07-20 14:48:27 +0300216 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
217 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
218 xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
219
Roger Quadros69307cc2017-04-07 17:57:12 +0300220 if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
221 xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
222
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200223 if (xhci->quirks & XHCI_RESET_ON_RESUME)
224 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
225 "QUIRK: Resetting on resume");
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700226}
Andiry Xuc41136b2011-03-22 17:08:14 +0800227
Mathias Nymanc3c58192015-07-21 17:20:25 +0300228#ifdef CONFIG_ACPI
229static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
230{
Andy Shevchenko94116f82017-06-05 19:40:46 +0300231 static const guid_t intel_dsm_guid =
232 GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
233 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
Mika Westerberg84ed9152015-12-04 15:53:42 +0200234 union acpi_object *obj;
235
Andy Shevchenko94116f82017-06-05 19:40:46 +0300236 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
Mika Westerberg84ed9152015-12-04 15:53:42 +0200237 NULL);
238 ACPI_FREE(obj);
Mathias Nymanc3c58192015-07-21 17:20:25 +0300239}
240#else
Mika Westerberg84ed9152015-12-04 15:53:42 +0200241static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
Mathias Nymanc3c58192015-07-21 17:20:25 +0300242#endif /* CONFIG_ACPI */
243
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700244/* called during probe() after chip reset completes */
245static int xhci_pci_setup(struct usb_hcd *hcd)
246{
247 struct xhci_hcd *xhci;
248 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
249 int retval;
250
Mathias Nymanb50107b2015-10-01 18:40:38 +0300251 xhci = hcd_to_xhci(hcd);
252 if (!xhci->sbrn)
253 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
254
Adam Wallisab725cb2017-12-08 17:59:13 +0200255 /* imod_interval is the interrupt moderation value in nanoseconds. */
256 xhci->imod_interval = 40000;
257
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700258 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700259 if (retval)
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700260 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700261
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700262 if (!usb_hcd_is_primary_hcd(hcd))
263 return 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700264
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700265 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
266
267 /* Find any debug ports */
Lu Baolu989bad12017-01-23 14:20:03 +0200268 return xhci_pci_reinit(xhci, pdev);
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700269}
270
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800271/*
272 * We need to register our own PCI probe function (instead of the USB core's
273 * function) in order to create a second roothub under xHCI.
274 */
275static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
276{
277 int retval;
278 struct xhci_hcd *xhci;
279 struct hc_driver *driver;
280 struct usb_hcd *hcd;
281
282 driver = (struct hc_driver *)id->driver_data;
Mathias Nymanbcffae72014-03-03 19:30:17 +0200283
Marc Zyngier84664892017-08-01 20:11:08 -0500284 /* For some HW implementation, a XHCI reset is just not enough... */
285 if (usb_xhci_needs_pci_reset(dev)) {
286 dev_info(&dev->dev, "Resetting\n");
287 if (pci_reset_function_locked(dev))
288 dev_warn(&dev->dev, "Reset failed");
289 }
290
Mathias Nymanbcffae72014-03-03 19:30:17 +0200291 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
292 pm_runtime_get_noresume(&dev->dev);
293
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800294 /* Register the USB 2.0 roothub.
295 * FIXME: USB core must know to register the USB 2.0 roothub first.
296 * This is sort of silly, because we could just set the HCD driver flags
297 * to say USB 2.0, but I'm not sure what the implications would be in
298 * the other parts of the HCD code.
299 */
300 retval = usb_hcd_pci_probe(dev, id);
301
302 if (retval)
Mathias Nymanbcffae72014-03-03 19:30:17 +0200303 goto put_runtime_pm;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800304
305 /* USB 2.0 roothub is stored in the PCI device now. */
306 hcd = dev_get_drvdata(&dev->dev);
307 xhci = hcd_to_xhci(hcd);
308 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
309 pci_name(dev), hcd);
310 if (!xhci->shared_hcd) {
311 retval = -ENOMEM;
312 goto dealloc_usb2_hcd;
313 }
314
Hans de Goedefa31b3c2018-03-20 15:57:09 +0300315 retval = xhci_ext_cap_init(xhci);
316 if (retval)
317 goto put_usb3_hcd;
318
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800319 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800320 IRQF_SHARED);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800321 if (retval)
322 goto put_usb3_hcd;
323 /* Roothub already marked as USB 3.0 speed */
Sarah Sharp3b3db022012-05-09 10:55:03 -0700324
Hans de Goede8f873c12014-07-25 22:01:18 +0200325 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
326 HCC_MAX_PSA(xhci->hcc_params) >= 4)
Oliver Neukum14aec582014-02-11 20:36:04 +0100327 xhci->shared_hcd->can_do_streams = 1;
328
Mathias Nymanc3c58192015-07-21 17:20:25 +0300329 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
330 xhci_pme_acpi_rtd3_enable(dev);
331
Mathias Nymanbcffae72014-03-03 19:30:17 +0200332 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
333 pm_runtime_put_noidle(&dev->dev);
334
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800335 return 0;
336
337put_usb3_hcd:
338 usb_put_hcd(xhci->shared_hcd);
339dealloc_usb2_hcd:
340 usb_hcd_pci_remove(dev);
Mathias Nymanbcffae72014-03-03 19:30:17 +0200341put_runtime_pm:
342 pm_runtime_put_noidle(&dev->dev);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800343 return retval;
344}
345
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700346static void xhci_pci_remove(struct pci_dev *dev)
347{
348 struct xhci_hcd *xhci;
349
350 xhci = hcd_to_xhci(pci_get_drvdata(dev));
Mathias Nyman98d74f92016-04-08 16:25:10 +0300351 xhci->xhc_state |= XHCI_STATE_REMOVING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800352 if (xhci->shared_hcd) {
353 usb_remove_hcd(xhci->shared_hcd);
354 usb_put_hcd(xhci->shared_hcd);
355 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200356
357 /* Workaround for spurious wakeups at shutdown with HSW */
358 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
359 pci_set_power_state(dev, PCI_D3hot);
Mathias Nymanf1f6d9a2016-08-16 10:18:06 +0300360
361 usb_hcd_pci_remove(dev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700362}
363
Andiry Xu5535b1d52010-10-14 07:23:06 -0700364#ifdef CONFIG_PM
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300365/*
366 * In some Intel xHCI controllers, in order to get D3 working,
367 * through a vendor specific SSIC CONFIG register at offset 0x883c,
368 * SSIC PORT need to be marked as "unused" before putting xHCI
369 * into D3. After D3 exit, the SSIC port need to be marked as "used".
370 * Without this change, xHCI might not enter D3 state.
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300371 */
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200372static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300373{
374 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300375 u32 val;
376 void __iomem *reg;
Lu Baolufa895372016-01-26 17:50:05 +0200377 int i;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300378
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200379 for (i = 0; i < SSIC_PORT_NUM; i++) {
380 reg = (void __iomem *) xhci->cap_regs +
381 SSIC_PORT_CFG2 +
382 i * SSIC_PORT_CFG2_OFFSET;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300383
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200384 /* Notify SSIC that SSIC profile programming is not done. */
385 val = readl(reg) & ~PROG_DONE;
386 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300387
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200388 /* Mark SSIC port as unused(suspend) or used(resume) */
389 val = readl(reg);
390 if (suspend)
391 val |= SSIC_PORT_UNUSED;
392 else
393 val &= ~SSIC_PORT_UNUSED;
394 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300395
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200396 /* Notify SSIC that SSIC profile programming is done */
397 val = readl(reg) | PROG_DONE;
398 writel(val, reg);
399 readl(reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300400 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200401}
402
403/*
404 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
405 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
406 */
407static void xhci_pme_quirk(struct usb_hcd *hcd)
408{
409 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
410 void __iomem *reg;
411 u32 val;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300412
413 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
414 val = readl(reg);
415 writel(val | BIT(28), reg);
416 readl(reg);
417}
418
Andiry Xu5535b1d52010-10-14 07:23:06 -0700419static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
420{
421 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700422 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Lu Baolu92149c92016-01-26 17:50:07 +0200423 int ret;
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700424
425 /*
426 * Systems with the TI redriver that loses port status change events
427 * need to have the registers polled during D3, so avoid D3cold.
428 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300429 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300430 pci_d3cold_disable(pdev);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700431
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200432 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200433 xhci_pme_quirk(hcd);
434
435 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
436 xhci_ssic_port_unused_quirk(hcd, true);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200437
Lu Baolu92149c92016-01-26 17:50:07 +0200438 ret = xhci_suspend(xhci, do_wakeup);
439 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
440 xhci_ssic_port_unused_quirk(hcd, false);
441
442 return ret;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700443}
444
445static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
446{
447 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800448 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700449 int retval = 0;
450
Sarah Sharp69e848c2011-02-22 09:57:15 -0800451 /* The BIOS on systems with the Intel Panther Point chipset may or may
452 * not support xHCI natively. That means that during system resume, it
453 * may switch the ports back to EHCI so that users can use their
454 * keyboard to select a kernel from GRUB after resume from hibernate.
455 *
456 * The BIOS is supposed to remember whether the OS had xHCI ports
457 * enabled before resume, and switch the ports back to xHCI when the
458 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
459 * writers.
460 *
461 * Unconditionally switch the ports back to xHCI after a system resume.
Mathias Nyman26b76792013-07-23 11:35:47 +0300462 * It should not matter whether the EHCI or xHCI controller is
463 * resumed first. It's enough to do the switchover in xHCI because
464 * USB core won't notice anything as the hub driver doesn't start
465 * running again until after all the devices (including both EHCI and
466 * xHCI host controllers) have been resumed.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800467 */
Mathias Nyman26b76792013-07-23 11:35:47 +0300468
469 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
470 usb_enable_intel_xhci_ports(pdev);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800471
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200472 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
473 xhci_ssic_port_unused_quirk(hcd, false);
474
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200475 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200476 xhci_pme_quirk(hcd);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200477
Andiry Xu5535b1d52010-10-14 07:23:06 -0700478 retval = xhci_resume(xhci, hibernated);
479 return retval;
480}
481#endif /* CONFIG_PM */
482
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700483/*-------------------------------------------------------------------------*/
484
485/* PCI driver selection metadata; PCI hotplugging uses this */
486static const struct pci_device_id pci_ids[] = { {
487 /* handle any USB 3.0 xHCI controller */
488 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
489 .driver_data = (unsigned long) &xhci_pci_hc_driver,
490 },
491 { /* end: all zeroes */ }
492};
493MODULE_DEVICE_TABLE(pci, pci_ids);
494
495/* pci driver glue; this is a "new style" PCI driver module */
496static struct pci_driver xhci_pci_driver = {
497 .name = (char *) hcd_name,
498 .id_table = pci_ids,
499
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800500 .probe = xhci_pci_probe,
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700501 .remove = xhci_pci_remove,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700502 /* suspend and resume implemented later */
503
504 .shutdown = usb_hcd_pci_shutdown,
Alan Sternf875fdb2013-09-24 15:45:25 -0400505#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700506 .driver = {
507 .pm = &usb_hcd_pci_pm_ops
508 },
509#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700510};
511
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300512static int __init xhci_pci_init(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700513{
Roger Quadroscd33a322015-05-29 17:01:46 +0300514 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +0300515#ifdef CONFIG_PM
516 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
517 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
518#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700519 return pci_register_driver(&xhci_pci_driver);
520}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300521module_init(xhci_pci_init);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700522
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300523static void __exit xhci_pci_exit(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700524{
525 pci_unregister_driver(&xhci_pci_driver);
526}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300527module_exit(xhci_pci_exit);
528
529MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
530MODULE_LICENSE("GPL");