blob: a5d496dd53b2f6e6e7745147b5608e6a28ec4fde [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi2cd47182016-04-12 16:42:43 +0300236 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200237 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238 u32 reg;
239
Felipe Balbi0933df12016-05-23 14:02:33 +0300240 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300241 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300242 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300243
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300244 /*
245 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
246 * we're issuing an endpoint command, we must check if
247 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
248 *
249 * We will also set SUSPHY bit to what it was before returning as stated
250 * by the same section on Synopsys databook.
251 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300252 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
253 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
254 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
255 susphy = true;
256 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
257 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
258 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300259 }
260
Felipe Balbic36d8e92016-04-04 12:46:33 +0300261 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
262 int needs_wakeup;
263
264 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
265 dwc->link_state == DWC3_LINK_STATE_U2 ||
266 dwc->link_state == DWC3_LINK_STATE_U3);
267
268 if (unlikely(needs_wakeup)) {
269 ret = __dwc3_gadget_wakeup(dwc);
270 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
271 ret);
272 }
273 }
274
Felipe Balbi2eb88012016-04-12 16:53:39 +0300275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300278
Felipe Balbi2eb88012016-04-12 16:53:39 +0300279 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
Felipe Balbi72246da2011-08-19 18:10:58 +0300280 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300281 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300282 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300283 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000284
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000285 switch (cmd_status) {
286 case 0:
287 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300288 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000289 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000290 ret = -EINVAL;
291 break;
292 case DEPEVT_TRANSFER_BUS_EXPIRY:
293 /*
294 * SW issues START TRANSFER command to
295 * isochronous ep with future frame interval. If
296 * future interval time has already passed when
297 * core receives the command, it will respond
298 * with an error status of 'Bus Expiry'.
299 *
300 * Instead of always returning -EINVAL, let's
301 * give a hint to the gadget driver that this is
302 * the case by returning -EAGAIN.
303 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000304 ret = -EAGAIN;
305 break;
306 default:
307 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
308 }
309
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300312 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300313
Felipe Balbif6bb2252016-05-23 13:53:34 +0300314 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300315 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300316 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300317 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300318
Felipe Balbi0933df12016-05-23 14:02:33 +0300319 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
320
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300321 if (unlikely(susphy)) {
322 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
323 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
324 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
325 }
326
Felipe Balbic0ca3242016-04-04 09:11:51 +0300327 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300328}
329
John Youn50c763f2016-05-31 17:49:56 -0700330static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
331{
332 struct dwc3 *dwc = dep->dwc;
333 struct dwc3_gadget_ep_cmd_params params;
334 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
335
336 /*
337 * As of core revision 2.60a the recommended programming model
338 * is to set the ClearPendIN bit when issuing a Clear Stall EP
339 * command for IN endpoints. This is to prevent an issue where
340 * some (non-compliant) hosts may not send ACK TPs for pending
341 * IN transfers due to a mishandled error condition. Synopsys
342 * STAR 9000614252.
343 */
344 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
345 cmd |= DWC3_DEPCMD_CLEARPENDIN;
346
347 memset(&params, 0, sizeof(params));
348
Felipe Balbi2cd47182016-04-12 16:42:43 +0300349 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700350}
351
Felipe Balbi72246da2011-08-19 18:10:58 +0300352static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200353 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300354{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300355 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300356
357 return dep->trb_pool_dma + offset;
358}
359
360static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
361{
362 struct dwc3 *dwc = dep->dwc;
363
364 if (dep->trb_pool)
365 return 0;
366
Felipe Balbi72246da2011-08-19 18:10:58 +0300367 dep->trb_pool = dma_alloc_coherent(dwc->dev,
368 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
369 &dep->trb_pool_dma, GFP_KERNEL);
370 if (!dep->trb_pool) {
371 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
372 dep->name);
373 return -ENOMEM;
374 }
375
376 return 0;
377}
378
379static void dwc3_free_trb_pool(struct dwc3_ep *dep)
380{
381 struct dwc3 *dwc = dep->dwc;
382
383 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
384 dep->trb_pool, dep->trb_pool_dma);
385
386 dep->trb_pool = NULL;
387 dep->trb_pool_dma = 0;
388}
389
John Younc4509602016-02-16 20:10:53 -0800390static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
391
392/**
393 * dwc3_gadget_start_config - Configure EP resources
394 * @dwc: pointer to our controller context structure
395 * @dep: endpoint that is being enabled
396 *
397 * The assignment of transfer resources cannot perfectly follow the
398 * data book due to the fact that the controller driver does not have
399 * all knowledge of the configuration in advance. It is given this
400 * information piecemeal by the composite gadget framework after every
401 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
402 * programming model in this scenario can cause errors. For two
403 * reasons:
404 *
405 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
406 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
407 * multiple interfaces.
408 *
409 * 2) The databook does not mention doing more DEPXFERCFG for new
410 * endpoint on alt setting (8.1.6).
411 *
412 * The following simplified method is used instead:
413 *
414 * All hardware endpoints can be assigned a transfer resource and this
415 * setting will stay persistent until either a core reset or
416 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
417 * do DEPXFERCFG for every hardware endpoint as well. We are
418 * guaranteed that there are as many transfer resources as endpoints.
419 *
420 * This function is called for each endpoint when it is being enabled
421 * but is triggered only when called for EP0-out, which always happens
422 * first, and which should only happen in one of the above conditions.
423 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300424static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
425{
426 struct dwc3_gadget_ep_cmd_params params;
427 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800428 int i;
429 int ret;
430
431 if (dep->number)
432 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300433
434 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800435 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300436
Felipe Balbi2cd47182016-04-12 16:42:43 +0300437 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800438 if (ret)
439 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300440
John Younc4509602016-02-16 20:10:53 -0800441 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
442 struct dwc3_ep *dep = dwc->eps[i];
443
444 if (!dep)
445 continue;
446
447 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
448 if (ret)
449 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300450 }
451
452 return 0;
453}
454
455static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200456 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300457 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300458 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300459{
460 struct dwc3_gadget_ep_cmd_params params;
461
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300462 if (dev_WARN_ONCE(dwc->dev, modify && restore,
463 "Can't modify and restore\n"))
464 return -EINVAL;
465
Felipe Balbi72246da2011-08-19 18:10:58 +0300466 memset(&params, 0x00, sizeof(params));
467
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300468 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900469 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
470
471 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800472 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300473 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300474 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900475 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300476
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300477 if (modify) {
478 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
479 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600480 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
481 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300482 } else {
483 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600484 }
485
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300486 if (usb_endpoint_xfer_control(desc))
487 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300488
489 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
490 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300491
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200492 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300493 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
494 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300495 dep->stream_capable = true;
496 }
497
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500498 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300499 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300500
501 /*
502 * We are doing 1:1 mapping for endpoints, meaning
503 * Physical Endpoints 2 maps to Logical Endpoint 2 and
504 * so on. We consider the direction bit as part of the physical
505 * endpoint number. So USB endpoint 0x81 is 0x03.
506 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300507 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300508
509 /*
510 * We must use the lower 16 TX FIFOs even though
511 * HW might have more
512 */
513 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300514 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300515
516 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300517 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300518 dep->interval = 1 << (desc->bInterval - 1);
519 }
520
Felipe Balbi2cd47182016-04-12 16:42:43 +0300521 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300522}
523
524static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
525{
526 struct dwc3_gadget_ep_cmd_params params;
527
528 memset(&params, 0x00, sizeof(params));
529
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
Felipe Balbi2cd47182016-04-12 16:42:43 +0300532 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
533 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300534}
535
536/**
537 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
538 * @dep: endpoint to be initialized
539 * @desc: USB Endpoint Descriptor
540 *
541 * Caller should take care of locking
542 */
543static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200544 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300545 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300546 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300547{
548 struct dwc3 *dwc = dep->dwc;
549 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300550 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300551
Felipe Balbi73815282015-01-27 13:48:14 -0600552 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300553
Felipe Balbi72246da2011-08-19 18:10:58 +0300554 if (!(dep->flags & DWC3_EP_ENABLED)) {
555 ret = dwc3_gadget_start_config(dwc, dep);
556 if (ret)
557 return ret;
558 }
559
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300560 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600561 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300562 if (ret)
563 return ret;
564
565 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200566 struct dwc3_trb *trb_st_hw;
567 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300568
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200569 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200570 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300571 dep->type = usb_endpoint_type(desc);
572 dep->flags |= DWC3_EP_ENABLED;
573
574 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
575 reg |= DWC3_DALEPENA_EP(dep->number);
576 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
577
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300578 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300579 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300580
John Youn0d257442016-05-19 17:26:08 -0700581 /* Initialize the TRB ring */
582 dep->trb_dequeue = 0;
583 dep->trb_enqueue = 0;
584 memset(dep->trb_pool, 0,
585 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
586
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300587 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300588 trb_st_hw = &dep->trb_pool[0];
589
Felipe Balbif6bafc62012-02-06 11:04:53 +0200590 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200591 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
592 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
593 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
594 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 }
596
597 return 0;
598}
599
Paul Zimmermanb992e682012-04-27 14:17:35 +0300600static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200601static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300602{
603 struct dwc3_request *req;
604
Felipe Balbi0e146022016-06-21 10:32:02 +0300605 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300606
Felipe Balbi0e146022016-06-21 10:32:02 +0300607 /* - giveback all requests to gadget driver */
608 while (!list_empty(&dep->started_list)) {
609 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200610
Felipe Balbi0e146022016-06-21 10:32:02 +0300611 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200612 }
613
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200614 while (!list_empty(&dep->pending_list)) {
615 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300616
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200617 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300619}
620
621/**
622 * __dwc3_gadget_ep_disable - Disables a HW endpoint
623 * @dep: the endpoint to disable
624 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200625 * This function also removes requests which are currently processed ny the
626 * hardware and those which are not yet scheduled.
627 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300628 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300629static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
630{
631 struct dwc3 *dwc = dep->dwc;
632 u32 reg;
633
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500634 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
635
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200636 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300637
Felipe Balbi687ef982014-04-16 10:30:33 -0500638 /* make sure HW endpoint isn't stalled */
639 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500640 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500641
Felipe Balbi72246da2011-08-19 18:10:58 +0300642 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
643 reg &= ~DWC3_DALEPENA_EP(dep->number);
644 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
645
Felipe Balbi879631a2011-09-30 10:58:47 +0300646 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200647 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200648 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300649 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300650 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300651
652 return 0;
653}
654
655/* -------------------------------------------------------------------------- */
656
657static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
658 const struct usb_endpoint_descriptor *desc)
659{
660 return -EINVAL;
661}
662
663static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
664{
665 return -EINVAL;
666}
667
668/* -------------------------------------------------------------------------- */
669
670static int dwc3_gadget_ep_enable(struct usb_ep *ep,
671 const struct usb_endpoint_descriptor *desc)
672{
673 struct dwc3_ep *dep;
674 struct dwc3 *dwc;
675 unsigned long flags;
676 int ret;
677
678 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
679 pr_debug("dwc3: invalid parameters\n");
680 return -EINVAL;
681 }
682
683 if (!desc->wMaxPacketSize) {
684 pr_debug("dwc3: missing wMaxPacketSize\n");
685 return -EINVAL;
686 }
687
688 dep = to_dwc3_ep(ep);
689 dwc = dep->dwc;
690
Felipe Balbi95ca9612015-12-10 13:08:20 -0600691 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
692 "%s is already enabled\n",
693 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300694 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300695
Felipe Balbi72246da2011-08-19 18:10:58 +0300696 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600697 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300698 spin_unlock_irqrestore(&dwc->lock, flags);
699
700 return ret;
701}
702
703static int dwc3_gadget_ep_disable(struct usb_ep *ep)
704{
705 struct dwc3_ep *dep;
706 struct dwc3 *dwc;
707 unsigned long flags;
708 int ret;
709
710 if (!ep) {
711 pr_debug("dwc3: invalid parameters\n");
712 return -EINVAL;
713 }
714
715 dep = to_dwc3_ep(ep);
716 dwc = dep->dwc;
717
Felipe Balbi95ca9612015-12-10 13:08:20 -0600718 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
719 "%s is already disabled\n",
720 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300721 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300722
Felipe Balbi72246da2011-08-19 18:10:58 +0300723 spin_lock_irqsave(&dwc->lock, flags);
724 ret = __dwc3_gadget_ep_disable(dep);
725 spin_unlock_irqrestore(&dwc->lock, flags);
726
727 return ret;
728}
729
730static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
731 gfp_t gfp_flags)
732{
733 struct dwc3_request *req;
734 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300735
736 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900737 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300738 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300739
740 req->epnum = dep->number;
741 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300742
Felipe Balbi68d34c82016-05-30 13:34:58 +0300743 dep->allocated_requests++;
744
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500745 trace_dwc3_alloc_request(req);
746
Felipe Balbi72246da2011-08-19 18:10:58 +0300747 return &req->request;
748}
749
750static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
751 struct usb_request *request)
752{
753 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300754 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300755
Felipe Balbi68d34c82016-05-30 13:34:58 +0300756 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500757 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300758 kfree(req);
759}
760
Felipe Balbi2c78c022016-08-12 13:13:10 +0300761static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
762
Felipe Balbic71fc372011-11-22 11:37:34 +0200763/**
764 * dwc3_prepare_one_trb - setup one TRB from one request
765 * @dep: endpoint for which this request is prepared
766 * @req: dwc3_request pointer
767 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200768static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200769 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300770 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200771{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200772 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200773
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300774 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200775 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300776 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530777
Felipe Balbi4faf7552016-04-05 13:14:31 +0300778 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200779
Felipe Balbieeb720f2011-11-28 12:46:59 +0200780 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200781 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200782 req->trb = trb;
783 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300784 req->first_trb_index = dep->trb_enqueue;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200785 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200786
Felipe Balbief966b92016-04-05 13:09:51 +0300787 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530788
Felipe Balbif6bafc62012-02-06 11:04:53 +0200789 trb->size = DWC3_TRB_SIZE_LENGTH(length);
790 trb->bpl = lower_32_bits(dma);
791 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200792
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200793 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200794 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200795 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200796 break;
797
798 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530799 if (!node)
800 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
801 else
802 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbica4d44e2016-03-10 13:53:27 +0200803
804 /* always enable Interrupt on Missed ISOC */
805 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200806 break;
807
808 case USB_ENDPOINT_XFER_BULK:
809 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200810 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200811 break;
812 default:
813 /*
814 * This is only possible with faulty memory because we
815 * checked it already :)
816 */
817 BUG();
818 }
819
Felipe Balbica4d44e2016-03-10 13:53:27 +0200820 /* always enable Continue on Short Packet */
821 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600822
Felipe Balbi2c78c022016-08-12 13:13:10 +0300823 if ((!req->request.no_interrupt && !chain) ||
824 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbica4d44e2016-03-10 13:53:27 +0200825 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
826
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530827 if (chain)
828 trb->ctrl |= DWC3_TRB_CTRL_CHN;
829
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200830 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200831 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
832
833 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500834
Felipe Balbi68d34c82016-05-30 13:34:58 +0300835 dep->queued_requests++;
836
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500837 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200838}
839
John Youn361572b2016-05-19 17:26:17 -0700840/**
841 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
842 * @dep: The endpoint with the TRB ring
843 * @index: The index of the current TRB in the ring
844 *
845 * Returns the TRB prior to the one pointed to by the index. If the
846 * index is 0, we will wrap backwards, skip the link TRB, and return
847 * the one just before that.
848 */
849static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
850{
Felipe Balbi45438a02016-08-11 12:26:59 +0300851 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700852
Felipe Balbi45438a02016-08-11 12:26:59 +0300853 if (!tmp)
854 tmp = DWC3_TRB_NUM - 1;
855
856 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700857}
858
Felipe Balbic4233572016-05-12 14:08:34 +0300859static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
860{
861 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700862 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300863
864 /*
865 * If enqueue & dequeue are equal than it is either full or empty.
866 *
867 * One way to know for sure is if the TRB right before us has HWO bit
868 * set or not. If it has, then we're definitely full and can't fit any
869 * more transfers in our ring.
870 */
871 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700872 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
873 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
874 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300875
876 return DWC3_TRB_NUM - 1;
877 }
878
John Youn32db3d92016-05-19 17:26:12 -0700879 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700880 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700881
John Youn7d0a0382016-05-19 17:26:15 -0700882 if (dep->trb_dequeue < dep->trb_enqueue)
883 trbs_left--;
884
John Youn32db3d92016-05-19 17:26:12 -0700885 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300886}
887
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300888static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300889 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300890{
Felipe Balbi1f512112016-08-12 13:17:27 +0300891 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300892 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300893 unsigned int length;
894 dma_addr_t dma;
895 int i;
896
Felipe Balbi1f512112016-08-12 13:17:27 +0300897 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300898 unsigned chain = true;
899
900 length = sg_dma_len(s);
901 dma = sg_dma_address(s);
902
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300903 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300904 chain = false;
905
906 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300907 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300908
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300909 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300910 break;
911 }
912}
913
914static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300915 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300916{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300917 unsigned int length;
918 dma_addr_t dma;
919
920 dma = req->request.dma;
921 length = req->request.length;
922
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300923 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300924 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300925}
926
Felipe Balbi72246da2011-08-19 18:10:58 +0300927/*
928 * dwc3_prepare_trbs - setup TRBs from requests
929 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300930 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800931 * The function goes through the requests list and sets up TRBs for the
932 * transfers. The function returns once there are no more TRBs available or
933 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300934 */
Felipe Balbic4233572016-05-12 14:08:34 +0300935static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300936{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200937 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300938
939 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
940
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300941 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -0700942 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300943
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200944 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +0300945 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300946 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300947 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300948 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300949
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300950 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300951 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300952 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300953}
954
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300955static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300956{
957 struct dwc3_gadget_ep_cmd_params params;
958 struct dwc3_request *req;
959 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300960 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 int ret;
962 u32 cmd;
963
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300964 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300965
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300966 dwc3_prepare_trbs(dep);
967 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300968 if (!req) {
969 dep->flags |= DWC3_EP_PENDING_REQUEST;
970 return 0;
971 }
972
973 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300974
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300975 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530976 params.param0 = upper_32_bits(req->trb_dma);
977 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300978 cmd = DWC3_DEPCMD_STARTTRANSFER |
979 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530980 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +0300981 cmd = DWC3_DEPCMD_UPDATETRANSFER |
982 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530983 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300984
Felipe Balbi2cd47182016-04-12 16:42:43 +0300985 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300986 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300987 /*
988 * FIXME we need to iterate over the list of requests
989 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800990 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300991 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200992 usb_gadget_unmap_request(&dwc->gadget, &req->request,
993 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300994 list_del(&req->list);
995 return ret;
996 }
997
998 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200999
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001000 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001001 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001002 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001003 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001004
Felipe Balbi72246da2011-08-19 18:10:58 +03001005 return 0;
1006}
1007
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301008static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1009 struct dwc3_ep *dep, u32 cur_uf)
1010{
1011 u32 uf;
1012
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001013 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001014 dwc3_trace(trace_dwc3_gadget,
1015 "ISOC ep %s run out for requests",
1016 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301017 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301018 return;
1019 }
1020
1021 /* 4 micro frames in the future */
1022 uf = cur_uf + dep->interval * 4;
1023
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001024 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301025}
1026
1027static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1028 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1029{
1030 u32 cur_uf, mask;
1031
1032 mask = ~(dep->interval - 1);
1033 cur_uf = event->parameters & mask;
1034
1035 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1036}
1037
Felipe Balbi72246da2011-08-19 18:10:58 +03001038static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1039{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001040 struct dwc3 *dwc = dep->dwc;
1041 int ret;
1042
Felipe Balbibb423982015-11-16 15:31:21 -06001043 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001044 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001045 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001046 &req->request, dep->endpoint.name);
1047 return -ESHUTDOWN;
1048 }
1049
1050 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1051 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001052 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001053 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001054 return -EINVAL;
1055 }
1056
Felipe Balbifc8bb912016-05-16 13:14:48 +03001057 pm_runtime_get(dwc->dev);
1058
Felipe Balbi72246da2011-08-19 18:10:58 +03001059 req->request.actual = 0;
1060 req->request.status = -EINPROGRESS;
1061 req->direction = dep->direction;
1062 req->epnum = dep->number;
1063
Felipe Balbife84f522015-09-01 09:01:38 -05001064 trace_dwc3_ep_queue(req);
1065
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001066 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1067 dep->direction);
1068 if (ret)
1069 return ret;
1070
Felipe Balbi1f512112016-08-12 13:17:27 +03001071 req->sg = req->request.sg;
1072 req->num_pending_sgs = req->request.num_mapped_sgs;
1073
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001074 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001075
Felipe Balbib511e5e2012-06-06 12:00:50 +03001076 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbi08a36b52016-08-11 14:27:52 +03001077 dep->flags & DWC3_EP_PENDING_REQUEST) {
1078 if (list_empty(&dep->started_list)) {
1079 dwc3_stop_active_transfer(dwc, dep->number, true);
1080 dep->flags = DWC3_EP_ENABLED;
1081 }
1082 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001083 }
1084
Felipe Balbi594e1212016-08-24 14:38:10 +03001085 if (!dwc3_calc_trbs_left(dep))
1086 return 0;
1087
Felipe Balbi08a36b52016-08-11 14:27:52 +03001088 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001089 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001090 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001091 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001092 dep->name);
1093 if (ret == -EBUSY)
1094 ret = 0;
1095
1096 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001097}
1098
Felipe Balbi04c03d12015-12-02 10:06:45 -06001099static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1100 struct usb_request *request)
1101{
1102 dwc3_gadget_ep_free_request(ep, request);
1103}
1104
1105static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1106{
1107 struct dwc3_request *req;
1108 struct usb_request *request;
1109 struct usb_ep *ep = &dep->endpoint;
1110
Felipe Balbi60cfb372016-05-24 13:45:17 +03001111 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001112 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1113 if (!request)
1114 return -ENOMEM;
1115
1116 request->length = 0;
1117 request->buf = dwc->zlp_buf;
1118 request->complete = __dwc3_gadget_ep_zlp_complete;
1119
1120 req = to_dwc3_request(request);
1121
1122 return __dwc3_gadget_ep_queue(dep, req);
1123}
1124
Felipe Balbi72246da2011-08-19 18:10:58 +03001125static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1126 gfp_t gfp_flags)
1127{
1128 struct dwc3_request *req = to_dwc3_request(request);
1129 struct dwc3_ep *dep = to_dwc3_ep(ep);
1130 struct dwc3 *dwc = dep->dwc;
1131
1132 unsigned long flags;
1133
1134 int ret;
1135
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001136 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001137 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001138
1139 /*
1140 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1141 * setting request->zero, instead of doing magic, we will just queue an
1142 * extra usb_request ourselves so that it gets handled the same way as
1143 * any other request.
1144 */
John Yound92618982015-12-22 12:23:20 -08001145 if (ret == 0 && request->zero && request->length &&
1146 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001147 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1148
Felipe Balbi72246da2011-08-19 18:10:58 +03001149 spin_unlock_irqrestore(&dwc->lock, flags);
1150
1151 return ret;
1152}
1153
1154static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1155 struct usb_request *request)
1156{
1157 struct dwc3_request *req = to_dwc3_request(request);
1158 struct dwc3_request *r = NULL;
1159
1160 struct dwc3_ep *dep = to_dwc3_ep(ep);
1161 struct dwc3 *dwc = dep->dwc;
1162
1163 unsigned long flags;
1164 int ret = 0;
1165
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001166 trace_dwc3_ep_dequeue(req);
1167
Felipe Balbi72246da2011-08-19 18:10:58 +03001168 spin_lock_irqsave(&dwc->lock, flags);
1169
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001170 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001171 if (r == req)
1172 break;
1173 }
1174
1175 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001176 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001177 if (r == req)
1178 break;
1179 }
1180 if (r == req) {
1181 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001182 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301183 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001184 }
1185 dev_err(dwc->dev, "request %p was not queued to %s\n",
1186 request, ep->name);
1187 ret = -EINVAL;
1188 goto out0;
1189 }
1190
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301191out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001192 /* giveback the request */
1193 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1194
1195out0:
1196 spin_unlock_irqrestore(&dwc->lock, flags);
1197
1198 return ret;
1199}
1200
Felipe Balbi7a608552014-09-24 14:19:52 -05001201int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001202{
1203 struct dwc3_gadget_ep_cmd_params params;
1204 struct dwc3 *dwc = dep->dwc;
1205 int ret;
1206
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001207 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1208 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1209 return -EINVAL;
1210 }
1211
Felipe Balbi72246da2011-08-19 18:10:58 +03001212 memset(&params, 0x00, sizeof(params));
1213
1214 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001215 struct dwc3_trb *trb;
1216
1217 unsigned transfer_in_flight;
1218 unsigned started;
1219
1220 if (dep->number > 1)
1221 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1222 else
1223 trb = &dwc->ep0_trb[dep->trb_enqueue];
1224
1225 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1226 started = !list_empty(&dep->started_list);
1227
1228 if (!protocol && ((dep->direction && transfer_in_flight) ||
1229 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001230 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001231 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001232 dep->name);
1233 return -EAGAIN;
1234 }
1235
Felipe Balbi2cd47182016-04-12 16:42:43 +03001236 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1237 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001238 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001239 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001240 dep->name);
1241 else
1242 dep->flags |= DWC3_EP_STALL;
1243 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001244
John Youn50c763f2016-05-31 17:49:56 -07001245 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001246 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001247 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001248 dep->name);
1249 else
Alan Sterna535d812013-11-01 12:05:12 -04001250 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001251 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001252
Felipe Balbi72246da2011-08-19 18:10:58 +03001253 return ret;
1254}
1255
1256static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1257{
1258 struct dwc3_ep *dep = to_dwc3_ep(ep);
1259 struct dwc3 *dwc = dep->dwc;
1260
1261 unsigned long flags;
1262
1263 int ret;
1264
1265 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001266 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001267 spin_unlock_irqrestore(&dwc->lock, flags);
1268
1269 return ret;
1270}
1271
1272static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1273{
1274 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001275 struct dwc3 *dwc = dep->dwc;
1276 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001277 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001278
Paul Zimmerman249a4562012-02-24 17:32:16 -08001279 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001280 dep->flags |= DWC3_EP_WEDGE;
1281
Pratyush Anand08f0d962012-06-25 22:40:43 +05301282 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001283 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301284 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001285 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001286 spin_unlock_irqrestore(&dwc->lock, flags);
1287
1288 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001289}
1290
1291/* -------------------------------------------------------------------------- */
1292
1293static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1294 .bLength = USB_DT_ENDPOINT_SIZE,
1295 .bDescriptorType = USB_DT_ENDPOINT,
1296 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1297};
1298
1299static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1300 .enable = dwc3_gadget_ep0_enable,
1301 .disable = dwc3_gadget_ep0_disable,
1302 .alloc_request = dwc3_gadget_ep_alloc_request,
1303 .free_request = dwc3_gadget_ep_free_request,
1304 .queue = dwc3_gadget_ep0_queue,
1305 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301306 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001307 .set_wedge = dwc3_gadget_ep_set_wedge,
1308};
1309
1310static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1311 .enable = dwc3_gadget_ep_enable,
1312 .disable = dwc3_gadget_ep_disable,
1313 .alloc_request = dwc3_gadget_ep_alloc_request,
1314 .free_request = dwc3_gadget_ep_free_request,
1315 .queue = dwc3_gadget_ep_queue,
1316 .dequeue = dwc3_gadget_ep_dequeue,
1317 .set_halt = dwc3_gadget_ep_set_halt,
1318 .set_wedge = dwc3_gadget_ep_set_wedge,
1319};
1320
1321/* -------------------------------------------------------------------------- */
1322
1323static int dwc3_gadget_get_frame(struct usb_gadget *g)
1324{
1325 struct dwc3 *dwc = gadget_to_dwc(g);
1326 u32 reg;
1327
1328 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1329 return DWC3_DSTS_SOFFN(reg);
1330}
1331
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001332static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001333{
Felipe Balbi72246da2011-08-19 18:10:58 +03001334 unsigned long timeout;
Felipe Balbi72246da2011-08-19 18:10:58 +03001335
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001336 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001337 u32 reg;
1338
Felipe Balbi72246da2011-08-19 18:10:58 +03001339 u8 link_state;
1340 u8 speed;
1341
Felipe Balbi72246da2011-08-19 18:10:58 +03001342 /*
1343 * According to the Databook Remote wakeup request should
1344 * be issued only when the device is in early suspend state.
1345 *
1346 * We can check that via USB Link State bits in DSTS register.
1347 */
1348 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1349
1350 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001351 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1352 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001353 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001354 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001355 }
1356
1357 link_state = DWC3_DSTS_USBLNKST(reg);
1358
1359 switch (link_state) {
1360 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1361 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1362 break;
1363 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001364 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001365 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001366 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001367 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001368 }
1369
Felipe Balbi8598bde2012-01-02 18:55:57 +02001370 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1371 if (ret < 0) {
1372 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001373 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001374 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001375
Paul Zimmerman802fde92012-04-27 13:10:52 +03001376 /* Recent versions do this automatically */
1377 if (dwc->revision < DWC3_REVISION_194A) {
1378 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001379 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001380 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1381 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1382 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001383
Paul Zimmerman1d046792012-02-15 18:56:56 -08001384 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001385 timeout = jiffies + msecs_to_jiffies(100);
1386
Paul Zimmerman1d046792012-02-15 18:56:56 -08001387 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001388 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1389
1390 /* in HS, means ON */
1391 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1392 break;
1393 }
1394
1395 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1396 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001397 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001398 }
1399
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001400 return 0;
1401}
1402
1403static int dwc3_gadget_wakeup(struct usb_gadget *g)
1404{
1405 struct dwc3 *dwc = gadget_to_dwc(g);
1406 unsigned long flags;
1407 int ret;
1408
1409 spin_lock_irqsave(&dwc->lock, flags);
1410 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001411 spin_unlock_irqrestore(&dwc->lock, flags);
1412
1413 return ret;
1414}
1415
1416static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1417 int is_selfpowered)
1418{
1419 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001420 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001421
Paul Zimmerman249a4562012-02-24 17:32:16 -08001422 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001423 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001424 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001425
1426 return 0;
1427}
1428
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001429static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001430{
1431 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001432 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001433
Felipe Balbifc8bb912016-05-16 13:14:48 +03001434 if (pm_runtime_suspended(dwc->dev))
1435 return 0;
1436
Felipe Balbi72246da2011-08-19 18:10:58 +03001437 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001438 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001439 if (dwc->revision <= DWC3_REVISION_187A) {
1440 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1441 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1442 }
1443
1444 if (dwc->revision >= DWC3_REVISION_194A)
1445 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1446 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001447
1448 if (dwc->has_hibernation)
1449 reg |= DWC3_DCTL_KEEP_CONNECT;
1450
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001451 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001452 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001453 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001454
1455 if (dwc->has_hibernation && !suspend)
1456 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1457
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001458 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001459 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001460
1461 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1462
1463 do {
1464 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001465 reg &= DWC3_DSTS_DEVCTRLHLT;
1466 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001467
1468 if (!timeout)
1469 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001470
Felipe Balbi73815282015-01-27 13:48:14 -06001471 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001472 dwc->gadget_driver
1473 ? dwc->gadget_driver->function : "no-function",
1474 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301475
1476 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001477}
1478
1479static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1480{
1481 struct dwc3 *dwc = gadget_to_dwc(g);
1482 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301483 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001484
1485 is_on = !!is_on;
1486
1487 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001488 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001489 spin_unlock_irqrestore(&dwc->lock, flags);
1490
Pratyush Anand6f17f742012-07-02 10:21:55 +05301491 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001492}
1493
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001494static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1495{
1496 u32 reg;
1497
1498 /* Enable all but Start and End of Frame IRQs */
1499 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1500 DWC3_DEVTEN_EVNTOVERFLOWEN |
1501 DWC3_DEVTEN_CMDCMPLTEN |
1502 DWC3_DEVTEN_ERRTICERREN |
1503 DWC3_DEVTEN_WKUPEVTEN |
1504 DWC3_DEVTEN_ULSTCNGEN |
1505 DWC3_DEVTEN_CONNECTDONEEN |
1506 DWC3_DEVTEN_USBRSTEN |
1507 DWC3_DEVTEN_DISCONNEVTEN);
1508
1509 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1510}
1511
1512static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1513{
1514 /* mask all interrupts */
1515 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1516}
1517
1518static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001519static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001520
Felipe Balbi4e994722016-05-13 14:09:59 +03001521/**
1522 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1523 * dwc: pointer to our context structure
1524 *
1525 * The following looks like complex but it's actually very simple. In order to
1526 * calculate the number of packets we can burst at once on OUT transfers, we're
1527 * gonna use RxFIFO size.
1528 *
1529 * To calculate RxFIFO size we need two numbers:
1530 * MDWIDTH = size, in bits, of the internal memory bus
1531 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1532 *
1533 * Given these two numbers, the formula is simple:
1534 *
1535 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1536 *
1537 * 24 bytes is for 3x SETUP packets
1538 * 16 bytes is a clock domain crossing tolerance
1539 *
1540 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1541 */
1542static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1543{
1544 u32 ram2_depth;
1545 u32 mdwidth;
1546 u32 nump;
1547 u32 reg;
1548
1549 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1550 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1551
1552 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1553 nump = min_t(u32, nump, 16);
1554
1555 /* update NumP */
1556 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1557 reg &= ~DWC3_DCFG_NUMP_MASK;
1558 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1559 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1560}
1561
Felipe Balbid7be2952016-05-04 15:49:37 +03001562static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001563{
Felipe Balbi72246da2011-08-19 18:10:58 +03001564 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001565 int ret = 0;
1566 u32 reg;
1567
Felipe Balbi72246da2011-08-19 18:10:58 +03001568 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1569 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001570
1571 /**
1572 * WORKAROUND: DWC3 revision < 2.20a have an issue
1573 * which would cause metastability state on Run/Stop
1574 * bit if we try to force the IP to USB2-only mode.
1575 *
1576 * Because of that, we cannot configure the IP to any
1577 * speed other than the SuperSpeed
1578 *
1579 * Refers to:
1580 *
1581 * STAR#9000525659: Clock Domain Crossing on DCTL in
1582 * USB 2.0 Mode
1583 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001584 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001585 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001586 } else {
1587 switch (dwc->maximum_speed) {
1588 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001589 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001590 break;
1591 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001592 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001593 break;
1594 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001595 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001596 break;
John Youn75808622016-02-05 17:09:13 -08001597 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001598 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001599 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001600 default:
John Youn77966eb2016-02-19 17:31:01 -08001601 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1602 dwc->maximum_speed);
1603 /* fall through */
1604 case USB_SPEED_SUPER:
1605 reg |= DWC3_DCFG_SUPERSPEED;
1606 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001607 }
1608 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001609 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1610
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001611 /*
1612 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1613 * field instead of letting dwc3 itself calculate that automatically.
1614 *
1615 * This way, we maximize the chances that we'll be able to get several
1616 * bursts of data without going through any sort of endpoint throttling.
1617 */
1618 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1619 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1620 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1621
Felipe Balbi4e994722016-05-13 14:09:59 +03001622 dwc3_gadget_setup_nump(dwc);
1623
Felipe Balbi72246da2011-08-19 18:10:58 +03001624 /* Start with SuperSpeed Default */
1625 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1626
1627 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001628 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1629 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001630 if (ret) {
1631 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001632 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001633 }
1634
1635 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001636 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1637 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001638 if (ret) {
1639 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001640 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001641 }
1642
1643 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001644 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001645 dwc3_ep0_out_start(dwc);
1646
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001647 dwc3_gadget_enable_irq(dwc);
1648
Felipe Balbid7be2952016-05-04 15:49:37 +03001649 return 0;
1650
1651err1:
1652 __dwc3_gadget_ep_disable(dwc->eps[0]);
1653
1654err0:
1655 return ret;
1656}
1657
1658static int dwc3_gadget_start(struct usb_gadget *g,
1659 struct usb_gadget_driver *driver)
1660{
1661 struct dwc3 *dwc = gadget_to_dwc(g);
1662 unsigned long flags;
1663 int ret = 0;
1664 int irq;
1665
Roger Quadros9522def2016-06-10 14:48:38 +03001666 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001667 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1668 IRQF_SHARED, "dwc3", dwc->ev_buf);
1669 if (ret) {
1670 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1671 irq, ret);
1672 goto err0;
1673 }
1674
1675 spin_lock_irqsave(&dwc->lock, flags);
1676 if (dwc->gadget_driver) {
1677 dev_err(dwc->dev, "%s is already bound to %s\n",
1678 dwc->gadget.name,
1679 dwc->gadget_driver->driver.name);
1680 ret = -EBUSY;
1681 goto err1;
1682 }
1683
1684 dwc->gadget_driver = driver;
1685
Felipe Balbifc8bb912016-05-16 13:14:48 +03001686 if (pm_runtime_active(dwc->dev))
1687 __dwc3_gadget_start(dwc);
1688
Felipe Balbi72246da2011-08-19 18:10:58 +03001689 spin_unlock_irqrestore(&dwc->lock, flags);
1690
1691 return 0;
1692
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001693err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001694 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001695 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001696
1697err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001698 return ret;
1699}
1700
Felipe Balbid7be2952016-05-04 15:49:37 +03001701static void __dwc3_gadget_stop(struct dwc3 *dwc)
1702{
Baolin Wangda1410b2016-06-20 16:19:48 +08001703 if (pm_runtime_suspended(dwc->dev))
1704 return;
1705
Felipe Balbid7be2952016-05-04 15:49:37 +03001706 dwc3_gadget_disable_irq(dwc);
1707 __dwc3_gadget_ep_disable(dwc->eps[0]);
1708 __dwc3_gadget_ep_disable(dwc->eps[1]);
1709}
1710
Felipe Balbi22835b82014-10-17 12:05:12 -05001711static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001712{
1713 struct dwc3 *dwc = gadget_to_dwc(g);
1714 unsigned long flags;
1715
1716 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001717 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001718 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001719 spin_unlock_irqrestore(&dwc->lock, flags);
1720
Felipe Balbi3f308d12016-05-16 14:17:06 +03001721 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001722
Felipe Balbi72246da2011-08-19 18:10:58 +03001723 return 0;
1724}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001725
Felipe Balbi72246da2011-08-19 18:10:58 +03001726static const struct usb_gadget_ops dwc3_gadget_ops = {
1727 .get_frame = dwc3_gadget_get_frame,
1728 .wakeup = dwc3_gadget_wakeup,
1729 .set_selfpowered = dwc3_gadget_set_selfpowered,
1730 .pullup = dwc3_gadget_pullup,
1731 .udc_start = dwc3_gadget_start,
1732 .udc_stop = dwc3_gadget_stop,
1733};
1734
1735/* -------------------------------------------------------------------------- */
1736
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001737static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1738 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001739{
1740 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001741 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001742
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001743 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001744 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001745
Felipe Balbi72246da2011-08-19 18:10:58 +03001746 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001747 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001748 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001749
1750 dep->dwc = dwc;
1751 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001752 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001753 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001754 dwc->eps[epnum] = dep;
1755
1756 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1757 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001758
Felipe Balbi72246da2011-08-19 18:10:58 +03001759 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001760 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001761
Felipe Balbi73815282015-01-27 13:48:14 -06001762 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001763
Felipe Balbi72246da2011-08-19 18:10:58 +03001764 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001765 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301766 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001767 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1768 if (!epnum)
1769 dwc->gadget.ep0 = &dep->endpoint;
1770 } else {
1771 int ret;
1772
Robert Baldygae117e742013-12-13 12:23:38 +01001773 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001774 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001775 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1776 list_add_tail(&dep->endpoint.ep_list,
1777 &dwc->gadget.ep_list);
1778
1779 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001780 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001781 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001782 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001783
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001784 if (epnum == 0 || epnum == 1) {
1785 dep->endpoint.caps.type_control = true;
1786 } else {
1787 dep->endpoint.caps.type_iso = true;
1788 dep->endpoint.caps.type_bulk = true;
1789 dep->endpoint.caps.type_int = true;
1790 }
1791
1792 dep->endpoint.caps.dir_in = !!direction;
1793 dep->endpoint.caps.dir_out = !direction;
1794
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001795 INIT_LIST_HEAD(&dep->pending_list);
1796 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001797 }
1798
1799 return 0;
1800}
1801
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001802static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1803{
1804 int ret;
1805
1806 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1807
1808 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1809 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001810 dwc3_trace(trace_dwc3_gadget,
1811 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001812 return ret;
1813 }
1814
1815 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1816 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001817 dwc3_trace(trace_dwc3_gadget,
1818 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001819 return ret;
1820 }
1821
1822 return 0;
1823}
1824
Felipe Balbi72246da2011-08-19 18:10:58 +03001825static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1826{
1827 struct dwc3_ep *dep;
1828 u8 epnum;
1829
1830 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1831 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001832 if (!dep)
1833 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301834 /*
1835 * Physical endpoints 0 and 1 are special; they form the
1836 * bi-directional USB endpoint 0.
1837 *
1838 * For those two physical endpoints, we don't allocate a TRB
1839 * pool nor do we add them the endpoints list. Due to that, we
1840 * shouldn't do these two operations otherwise we would end up
1841 * with all sorts of bugs when removing dwc3.ko.
1842 */
1843 if (epnum != 0 && epnum != 1) {
1844 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001845 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301846 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001847
1848 kfree(dep);
1849 }
1850}
1851
Felipe Balbi72246da2011-08-19 18:10:58 +03001852/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001853
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301854static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1855 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001856 const struct dwc3_event_depevt *event, int status,
1857 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301858{
1859 unsigned int count;
1860 unsigned int s_pkt = 0;
1861 unsigned int trb_status;
1862
Felipe Balbi68d34c82016-05-30 13:34:58 +03001863 dep->queued_requests--;
Felipe Balbidc55c672016-08-12 13:20:32 +03001864 dwc3_ep_inc_deq(dep);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001865 trace_dwc3_complete_trb(dep, trb);
1866
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001867 /*
1868 * If we're in the middle of series of chained TRBs and we
1869 * receive a short transfer along the way, DWC3 will skip
1870 * through all TRBs including the last TRB in the chain (the
1871 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1872 * bit and SW has to do it manually.
1873 *
1874 * We're going to do that here to avoid problems of HW trying
1875 * to use bogus TRBs for transfers.
1876 */
1877 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1878 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1879
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301880 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001881 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001882
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301883 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001884 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301885
1886 if (dep->direction) {
1887 if (count) {
1888 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1889 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001890 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001891 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301892 dep->name);
1893 /*
1894 * If missed isoc occurred and there is
1895 * no request queued then issue END
1896 * TRANSFER, so that core generates
1897 * next xfernotready and we will issue
1898 * a fresh START TRANSFER.
1899 * If there are still queued request
1900 * then wait, do not issue either END
1901 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001902 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301903 * giveback.If any future queued request
1904 * is successfully transferred then we
1905 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001906 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301907 */
1908 dep->flags |= DWC3_EP_MISSED_ISOC;
1909 } else {
1910 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1911 dep->name);
1912 status = -ECONNRESET;
1913 }
1914 } else {
1915 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1916 }
1917 } else {
1918 if (count && (event->status & DEPEVT_STATUS_SHORT))
1919 s_pkt = 1;
1920 }
1921
Felipe Balbi7c705df2016-08-10 12:35:30 +03001922 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301923 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001924
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301925 if ((event->status & DEPEVT_STATUS_IOC) &&
1926 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1927 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001928
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301929 return 0;
1930}
1931
Felipe Balbi72246da2011-08-19 18:10:58 +03001932static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1933 const struct dwc3_event_depevt *event, int status)
1934{
Felipe Balbi31162af2016-08-11 14:38:37 +03001935 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001936 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001937 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301938 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001939
Felipe Balbi31162af2016-08-11 14:38:37 +03001940 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001941 unsigned length;
1942 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001943 int chain;
1944
Felipe Balbi1f512112016-08-12 13:17:27 +03001945 length = req->request.length;
1946 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03001947 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001948 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03001949 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03001950 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03001951 unsigned int i;
1952
Felipe Balbi1f512112016-08-12 13:17:27 +03001953 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03001954 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbi31162af2016-08-11 14:38:37 +03001955
Felipe Balbi1f512112016-08-12 13:17:27 +03001956 req->sg = sg_next(s);
1957 req->num_pending_sgs--;
1958
Felipe Balbi31162af2016-08-11 14:38:37 +03001959 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1960 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03001961 if (ret)
1962 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03001963 }
1964 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03001965 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03001966 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001967 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03001968 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03001969
Felipe Balbic7de5732016-07-29 03:17:58 +03001970 /*
1971 * We assume here we will always receive the entire data block
1972 * which we should receive. Meaning, if we program RX to
1973 * receive 4K but we receive only 2K, we assume that's all we
1974 * should receive and we simply bounce the request back to the
1975 * gadget driver for further processing.
1976 */
Felipe Balbi1f512112016-08-12 13:17:27 +03001977 actual = length - req->request.actual;
1978 req->request.actual = actual;
1979
1980 if (ret && chain && (actual < length) && req->num_pending_sgs)
1981 return __dwc3_gadget_kick_transfer(dep, 0);
1982
Ville Syrjäläd115d702015-08-31 19:48:28 +03001983 dwc3_gadget_giveback(dep, req, status);
1984
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001985 if (ret) {
1986 if ((event->status & DEPEVT_STATUS_IOC) &&
1987 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1988 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03001989 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001990 }
Felipe Balbi31162af2016-08-11 14:38:37 +03001991 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001992
Felipe Balbi4cb42212016-05-18 12:37:21 +03001993 /*
1994 * Our endpoint might get disabled by another thread during
1995 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
1996 * early on so DWC3_EP_BUSY flag gets cleared
1997 */
1998 if (!dep->endpoint.desc)
1999 return 1;
2000
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302001 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002002 list_empty(&dep->started_list)) {
2003 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302004 /*
2005 * If there is no entry in request list then do
2006 * not issue END TRANSFER now. Just set PENDING
2007 * flag, so that END TRANSFER is issued when an
2008 * entry is added into request list.
2009 */
2010 dep->flags = DWC3_EP_PENDING_REQUEST;
2011 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002012 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302013 dep->flags = DWC3_EP_ENABLED;
2014 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302015 return 1;
2016 }
2017
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002018 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2019 return 0;
2020
Felipe Balbi72246da2011-08-19 18:10:58 +03002021 return 1;
2022}
2023
2024static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002025 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002026{
2027 unsigned status = 0;
2028 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002029 u32 is_xfer_complete;
2030
2031 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002032
2033 if (event->status & DEPEVT_STATUS_BUSERR)
2034 status = -ECONNRESET;
2035
Paul Zimmerman1d046792012-02-15 18:56:56 -08002036 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002037 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002038 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002039 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002040
2041 /*
2042 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2043 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2044 */
2045 if (dwc->revision < DWC3_REVISION_183A) {
2046 u32 reg;
2047 int i;
2048
2049 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002050 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002051
2052 if (!(dep->flags & DWC3_EP_ENABLED))
2053 continue;
2054
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002055 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002056 return;
2057 }
2058
2059 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2060 reg |= dwc->u1u2;
2061 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2062
2063 dwc->u1u2 = 0;
2064 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002065
Felipe Balbi4cb42212016-05-18 12:37:21 +03002066 /*
2067 * Our endpoint might get disabled by another thread during
2068 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2069 * early on so DWC3_EP_BUSY flag gets cleared
2070 */
2071 if (!dep->endpoint.desc)
2072 return;
2073
Felipe Balbie6e709b2015-09-28 15:16:56 -05002074 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002075 int ret;
2076
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002077 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002078 if (!ret || ret == -EBUSY)
2079 return;
2080 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002081}
2082
Felipe Balbi72246da2011-08-19 18:10:58 +03002083static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2084 const struct dwc3_event_depevt *event)
2085{
2086 struct dwc3_ep *dep;
2087 u8 epnum = event->endpoint_number;
2088
2089 dep = dwc->eps[epnum];
2090
Felipe Balbi3336abb2012-06-06 09:19:35 +03002091 if (!(dep->flags & DWC3_EP_ENABLED))
2092 return;
2093
Felipe Balbi72246da2011-08-19 18:10:58 +03002094 if (epnum == 0 || epnum == 1) {
2095 dwc3_ep0_interrupt(dwc, event);
2096 return;
2097 }
2098
2099 switch (event->endpoint_event) {
2100 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002101 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002102
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002103 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002104 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002105 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002106 dep->name);
2107 return;
2108 }
2109
Jingoo Han029d97f2014-07-04 15:00:51 +09002110 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002111 break;
2112 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002113 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002114 break;
2115 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002116 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002117 dwc3_gadget_start_isoc(dwc, dep, event);
2118 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002119 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002120 int ret;
2121
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002122 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2123
Felipe Balbi73815282015-01-27 13:48:14 -06002124 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002125 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002126 : "Transfer Not Active");
2127
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002128 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002129 if (!ret || ret == -EBUSY)
2130 return;
2131
Felipe Balbiec5e7952015-11-16 16:04:13 -06002132 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002133 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002134 dep->name);
2135 }
2136
2137 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002138 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002139 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002140 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2141 dep->name);
2142 return;
2143 }
2144
2145 switch (event->status) {
2146 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002147 dwc3_trace(trace_dwc3_gadget,
2148 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002149 event->parameters);
2150
2151 break;
2152 case DEPEVT_STREAMEVT_NOTFOUND:
2153 /* FALLTHROUGH */
2154 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002155 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002156 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002157 }
2158 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002159 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002160 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002161 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002162 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002163 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002164 break;
2165 }
2166}
2167
2168static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2169{
2170 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2171 spin_unlock(&dwc->lock);
2172 dwc->gadget_driver->disconnect(&dwc->gadget);
2173 spin_lock(&dwc->lock);
2174 }
2175}
2176
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002177static void dwc3_suspend_gadget(struct dwc3 *dwc)
2178{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002179 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002180 spin_unlock(&dwc->lock);
2181 dwc->gadget_driver->suspend(&dwc->gadget);
2182 spin_lock(&dwc->lock);
2183 }
2184}
2185
2186static void dwc3_resume_gadget(struct dwc3 *dwc)
2187{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002188 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002189 spin_unlock(&dwc->lock);
2190 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002191 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002192 }
2193}
2194
2195static void dwc3_reset_gadget(struct dwc3 *dwc)
2196{
2197 if (!dwc->gadget_driver)
2198 return;
2199
2200 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2201 spin_unlock(&dwc->lock);
2202 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002203 spin_lock(&dwc->lock);
2204 }
2205}
2206
Paul Zimmermanb992e682012-04-27 14:17:35 +03002207static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002208{
2209 struct dwc3_ep *dep;
2210 struct dwc3_gadget_ep_cmd_params params;
2211 u32 cmd;
2212 int ret;
2213
2214 dep = dwc->eps[epnum];
2215
Felipe Balbib4996a82012-06-06 12:04:13 +03002216 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302217 return;
2218
Pratyush Anand57911502012-07-06 15:19:10 +05302219 /*
2220 * NOTICE: We are violating what the Databook says about the
2221 * EndTransfer command. Ideally we would _always_ wait for the
2222 * EndTransfer Command Completion IRQ, but that's causing too
2223 * much trouble synchronizing between us and gadget driver.
2224 *
2225 * We have discussed this with the IP Provider and it was
2226 * suggested to giveback all requests here, but give HW some
2227 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002228 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302229 *
2230 * Note also that a similar handling was tested by Synopsys
2231 * (thanks a lot Paul) and nothing bad has come out of it.
2232 * In short, what we're doing is:
2233 *
2234 * - Issue EndTransfer WITH CMDIOC bit set
2235 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002236 *
2237 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2238 * supports a mode to work around the above limitation. The
2239 * software can poll the CMDACT bit in the DEPCMD register
2240 * after issuing a EndTransfer command. This mode is enabled
2241 * by writing GUCTL2[14]. This polling is already done in the
2242 * dwc3_send_gadget_ep_cmd() function so if the mode is
2243 * enabled, the EndTransfer command will have completed upon
2244 * returning from this function and we don't need to delay for
2245 * 100us.
2246 *
2247 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302248 */
2249
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302250 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002251 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2252 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002253 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302254 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002255 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302256 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002257 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002258 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002259
2260 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2261 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002262}
2263
2264static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2265{
2266 u32 epnum;
2267
2268 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2269 struct dwc3_ep *dep;
2270
2271 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002272 if (!dep)
2273 continue;
2274
Felipe Balbi72246da2011-08-19 18:10:58 +03002275 if (!(dep->flags & DWC3_EP_ENABLED))
2276 continue;
2277
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002278 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002279 }
2280}
2281
2282static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2283{
2284 u32 epnum;
2285
2286 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2287 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002288 int ret;
2289
2290 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002291 if (!dep)
2292 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002293
2294 if (!(dep->flags & DWC3_EP_STALL))
2295 continue;
2296
2297 dep->flags &= ~DWC3_EP_STALL;
2298
John Youn50c763f2016-05-31 17:49:56 -07002299 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002300 WARN_ON_ONCE(ret);
2301 }
2302}
2303
2304static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2305{
Felipe Balbic4430a22012-05-24 10:30:01 +03002306 int reg;
2307
Felipe Balbi72246da2011-08-19 18:10:58 +03002308 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2309 reg &= ~DWC3_DCTL_INITU1ENA;
2310 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2311
2312 reg &= ~DWC3_DCTL_INITU2ENA;
2313 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002314
Felipe Balbi72246da2011-08-19 18:10:58 +03002315 dwc3_disconnect_gadget(dwc);
2316
2317 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002318 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002319 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002320
2321 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002322}
2323
Felipe Balbi72246da2011-08-19 18:10:58 +03002324static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2325{
2326 u32 reg;
2327
Felipe Balbifc8bb912016-05-16 13:14:48 +03002328 dwc->connected = true;
2329
Felipe Balbidf62df52011-10-14 15:11:49 +03002330 /*
2331 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2332 * would cause a missing Disconnect Event if there's a
2333 * pending Setup Packet in the FIFO.
2334 *
2335 * There's no suggested workaround on the official Bug
2336 * report, which states that "unless the driver/application
2337 * is doing any special handling of a disconnect event,
2338 * there is no functional issue".
2339 *
2340 * Unfortunately, it turns out that we _do_ some special
2341 * handling of a disconnect event, namely complete all
2342 * pending transfers, notify gadget driver of the
2343 * disconnection, and so on.
2344 *
2345 * Our suggested workaround is to follow the Disconnect
2346 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002347 * flag. Such flag gets set whenever we have a SETUP_PENDING
2348 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002349 * same endpoint.
2350 *
2351 * Refers to:
2352 *
2353 * STAR#9000466709: RTL: Device : Disconnect event not
2354 * generated if setup packet pending in FIFO
2355 */
2356 if (dwc->revision < DWC3_REVISION_188A) {
2357 if (dwc->setup_packet_pending)
2358 dwc3_gadget_disconnect_interrupt(dwc);
2359 }
2360
Felipe Balbi8e744752014-11-06 14:27:53 +08002361 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002362
2363 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2364 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2365 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002366 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002367
2368 dwc3_stop_active_transfers(dwc);
2369 dwc3_clear_stall_all_ep(dwc);
2370
2371 /* Reset device address to zero */
2372 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2373 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2374 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002375}
2376
2377static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2378{
2379 u32 reg;
2380 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2381
2382 /*
2383 * We change the clock only at SS but I dunno why I would want to do
2384 * this. Maybe it becomes part of the power saving plan.
2385 */
2386
John Younee5cd412016-02-05 17:08:45 -08002387 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2388 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002389 return;
2390
2391 /*
2392 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2393 * each time on Connect Done.
2394 */
2395 if (!usb30_clock)
2396 return;
2397
2398 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2399 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2400 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2401}
2402
Felipe Balbi72246da2011-08-19 18:10:58 +03002403static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2404{
Felipe Balbi72246da2011-08-19 18:10:58 +03002405 struct dwc3_ep *dep;
2406 int ret;
2407 u32 reg;
2408 u8 speed;
2409
Felipe Balbi72246da2011-08-19 18:10:58 +03002410 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2411 speed = reg & DWC3_DSTS_CONNECTSPD;
2412 dwc->speed = speed;
2413
2414 dwc3_update_ram_clk_sel(dwc, speed);
2415
2416 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002417 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002418 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2419 dwc->gadget.ep0->maxpacket = 512;
2420 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2421 break;
John Youn2da9ad72016-05-20 16:34:26 -07002422 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002423 /*
2424 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2425 * would cause a missing USB3 Reset event.
2426 *
2427 * In such situations, we should force a USB3 Reset
2428 * event by calling our dwc3_gadget_reset_interrupt()
2429 * routine.
2430 *
2431 * Refers to:
2432 *
2433 * STAR#9000483510: RTL: SS : USB3 reset event may
2434 * not be generated always when the link enters poll
2435 */
2436 if (dwc->revision < DWC3_REVISION_190A)
2437 dwc3_gadget_reset_interrupt(dwc);
2438
Felipe Balbi72246da2011-08-19 18:10:58 +03002439 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2440 dwc->gadget.ep0->maxpacket = 512;
2441 dwc->gadget.speed = USB_SPEED_SUPER;
2442 break;
John Youn2da9ad72016-05-20 16:34:26 -07002443 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002444 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2445 dwc->gadget.ep0->maxpacket = 64;
2446 dwc->gadget.speed = USB_SPEED_HIGH;
2447 break;
John Youn2da9ad72016-05-20 16:34:26 -07002448 case DWC3_DSTS_FULLSPEED2:
2449 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002450 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2451 dwc->gadget.ep0->maxpacket = 64;
2452 dwc->gadget.speed = USB_SPEED_FULL;
2453 break;
John Youn2da9ad72016-05-20 16:34:26 -07002454 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002455 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2456 dwc->gadget.ep0->maxpacket = 8;
2457 dwc->gadget.speed = USB_SPEED_LOW;
2458 break;
2459 }
2460
Pratyush Anand2b758352013-01-14 15:59:31 +05302461 /* Enable USB2 LPM Capability */
2462
John Younee5cd412016-02-05 17:08:45 -08002463 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002464 (speed != DWC3_DSTS_SUPERSPEED) &&
2465 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302466 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2467 reg |= DWC3_DCFG_LPM_CAP;
2468 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2469
2470 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2471 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2472
Huang Rui460d0982014-10-31 11:11:18 +08002473 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302474
Huang Rui80caf7d2014-10-28 19:54:26 +08002475 /*
2476 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2477 * DCFG.LPMCap is set, core responses with an ACK and the
2478 * BESL value in the LPM token is less than or equal to LPM
2479 * NYET threshold.
2480 */
2481 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2482 && dwc->has_lpm_erratum,
2483 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2484
2485 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2486 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2487
Pratyush Anand2b758352013-01-14 15:59:31 +05302488 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002489 } else {
2490 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2491 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2492 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302493 }
2494
Felipe Balbi72246da2011-08-19 18:10:58 +03002495 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002496 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2497 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002498 if (ret) {
2499 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2500 return;
2501 }
2502
2503 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002504 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2505 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002506 if (ret) {
2507 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2508 return;
2509 }
2510
2511 /*
2512 * Configure PHY via GUSB3PIPECTLn if required.
2513 *
2514 * Update GTXFIFOSIZn
2515 *
2516 * In both cases reset values should be sufficient.
2517 */
2518}
2519
2520static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2521{
Felipe Balbi72246da2011-08-19 18:10:58 +03002522 /*
2523 * TODO take core out of low power mode when that's
2524 * implemented.
2525 */
2526
Jiebing Liad14d4e2014-12-11 13:26:29 +08002527 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2528 spin_unlock(&dwc->lock);
2529 dwc->gadget_driver->resume(&dwc->gadget);
2530 spin_lock(&dwc->lock);
2531 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002532}
2533
2534static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2535 unsigned int evtinfo)
2536{
Felipe Balbifae2b902011-10-14 13:00:30 +03002537 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002538 unsigned int pwropt;
2539
2540 /*
2541 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2542 * Hibernation mode enabled which would show up when device detects
2543 * host-initiated U3 exit.
2544 *
2545 * In that case, device will generate a Link State Change Interrupt
2546 * from U3 to RESUME which is only necessary if Hibernation is
2547 * configured in.
2548 *
2549 * There are no functional changes due to such spurious event and we
2550 * just need to ignore it.
2551 *
2552 * Refers to:
2553 *
2554 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2555 * operational mode
2556 */
2557 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2558 if ((dwc->revision < DWC3_REVISION_250A) &&
2559 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2560 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2561 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002562 dwc3_trace(trace_dwc3_gadget,
2563 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002564 return;
2565 }
2566 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002567
2568 /*
2569 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2570 * on the link partner, the USB session might do multiple entry/exit
2571 * of low power states before a transfer takes place.
2572 *
2573 * Due to this problem, we might experience lower throughput. The
2574 * suggested workaround is to disable DCTL[12:9] bits if we're
2575 * transitioning from U1/U2 to U0 and enable those bits again
2576 * after a transfer completes and there are no pending transfers
2577 * on any of the enabled endpoints.
2578 *
2579 * This is the first half of that workaround.
2580 *
2581 * Refers to:
2582 *
2583 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2584 * core send LGO_Ux entering U0
2585 */
2586 if (dwc->revision < DWC3_REVISION_183A) {
2587 if (next == DWC3_LINK_STATE_U0) {
2588 u32 u1u2;
2589 u32 reg;
2590
2591 switch (dwc->link_state) {
2592 case DWC3_LINK_STATE_U1:
2593 case DWC3_LINK_STATE_U2:
2594 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2595 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2596 | DWC3_DCTL_ACCEPTU2ENA
2597 | DWC3_DCTL_INITU1ENA
2598 | DWC3_DCTL_ACCEPTU1ENA);
2599
2600 if (!dwc->u1u2)
2601 dwc->u1u2 = reg & u1u2;
2602
2603 reg &= ~u1u2;
2604
2605 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2606 break;
2607 default:
2608 /* do nothing */
2609 break;
2610 }
2611 }
2612 }
2613
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002614 switch (next) {
2615 case DWC3_LINK_STATE_U1:
2616 if (dwc->speed == USB_SPEED_SUPER)
2617 dwc3_suspend_gadget(dwc);
2618 break;
2619 case DWC3_LINK_STATE_U2:
2620 case DWC3_LINK_STATE_U3:
2621 dwc3_suspend_gadget(dwc);
2622 break;
2623 case DWC3_LINK_STATE_RESUME:
2624 dwc3_resume_gadget(dwc);
2625 break;
2626 default:
2627 /* do nothing */
2628 break;
2629 }
2630
Felipe Balbie57ebc12014-04-22 13:20:12 -05002631 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002632}
2633
Baolin Wang72704f82016-05-16 16:43:53 +08002634static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2635 unsigned int evtinfo)
2636{
2637 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2638
2639 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2640 dwc3_suspend_gadget(dwc);
2641
2642 dwc->link_state = next;
2643}
2644
Felipe Balbie1dadd32014-02-25 14:47:54 -06002645static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2646 unsigned int evtinfo)
2647{
2648 unsigned int is_ss = evtinfo & BIT(4);
2649
2650 /**
2651 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2652 * have a known issue which can cause USB CV TD.9.23 to fail
2653 * randomly.
2654 *
2655 * Because of this issue, core could generate bogus hibernation
2656 * events which SW needs to ignore.
2657 *
2658 * Refers to:
2659 *
2660 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2661 * Device Fallback from SuperSpeed
2662 */
2663 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2664 return;
2665
2666 /* enter hibernation here */
2667}
2668
Felipe Balbi72246da2011-08-19 18:10:58 +03002669static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2670 const struct dwc3_event_devt *event)
2671{
2672 switch (event->type) {
2673 case DWC3_DEVICE_EVENT_DISCONNECT:
2674 dwc3_gadget_disconnect_interrupt(dwc);
2675 break;
2676 case DWC3_DEVICE_EVENT_RESET:
2677 dwc3_gadget_reset_interrupt(dwc);
2678 break;
2679 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2680 dwc3_gadget_conndone_interrupt(dwc);
2681 break;
2682 case DWC3_DEVICE_EVENT_WAKEUP:
2683 dwc3_gadget_wakeup_interrupt(dwc);
2684 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002685 case DWC3_DEVICE_EVENT_HIBER_REQ:
2686 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2687 "unexpected hibernation event\n"))
2688 break;
2689
2690 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2691 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002692 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2693 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2694 break;
2695 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002696 /* It changed to be suspend event for version 2.30a and above */
2697 if (dwc->revision < DWC3_REVISION_230A) {
2698 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2699 } else {
2700 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2701
2702 /*
2703 * Ignore suspend event until the gadget enters into
2704 * USB_STATE_CONFIGURED state.
2705 */
2706 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2707 dwc3_gadget_suspend_interrupt(dwc,
2708 event->event_info);
2709 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002710 break;
2711 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002712 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002713 break;
2714 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002715 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002716 break;
2717 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002718 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002719 break;
2720 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002721 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002722 break;
2723 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002724 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002725 }
2726}
2727
2728static void dwc3_process_event_entry(struct dwc3 *dwc,
2729 const union dwc3_event *event)
2730{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002731 trace_dwc3_event(event->raw);
2732
Felipe Balbi72246da2011-08-19 18:10:58 +03002733 /* Endpoint IRQ, handle it and return early */
2734 if (event->type.is_devspec == 0) {
2735 /* depevt */
2736 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2737 }
2738
2739 switch (event->type.type) {
2740 case DWC3_EVENT_TYPE_DEV:
2741 dwc3_gadget_interrupt(dwc, &event->devt);
2742 break;
2743 /* REVISIT what to do with Carkit and I2C events ? */
2744 default:
2745 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2746 }
2747}
2748
Felipe Balbidea520a2016-03-30 09:39:34 +03002749static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002750{
Felipe Balbidea520a2016-03-30 09:39:34 +03002751 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002752 irqreturn_t ret = IRQ_NONE;
2753 int left;
2754 u32 reg;
2755
Felipe Balbif42f2442013-06-12 21:25:08 +03002756 left = evt->count;
2757
2758 if (!(evt->flags & DWC3_EVENT_PENDING))
2759 return IRQ_NONE;
2760
2761 while (left > 0) {
2762 union dwc3_event event;
2763
2764 event.raw = *(u32 *) (evt->buf + evt->lpos);
2765
2766 dwc3_process_event_entry(dwc, &event);
2767
2768 /*
2769 * FIXME we wrap around correctly to the next entry as
2770 * almost all entries are 4 bytes in size. There is one
2771 * entry which has 12 bytes which is a regular entry
2772 * followed by 8 bytes data. ATM I don't know how
2773 * things are organized if we get next to the a
2774 * boundary so I worry about that once we try to handle
2775 * that.
2776 */
2777 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2778 left -= 4;
2779
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002780 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002781 }
2782
2783 evt->count = 0;
2784 evt->flags &= ~DWC3_EVENT_PENDING;
2785 ret = IRQ_HANDLED;
2786
2787 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002788 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002789 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002790 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002791
2792 return ret;
2793}
2794
Felipe Balbidea520a2016-03-30 09:39:34 +03002795static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002796{
Felipe Balbidea520a2016-03-30 09:39:34 +03002797 struct dwc3_event_buffer *evt = _evt;
2798 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002799 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002800 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002801
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002802 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002803 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002804 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002805
2806 return ret;
2807}
2808
Felipe Balbidea520a2016-03-30 09:39:34 +03002809static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002810{
Felipe Balbidea520a2016-03-30 09:39:34 +03002811 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002812 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002813 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002814
Felipe Balbifc8bb912016-05-16 13:14:48 +03002815 if (pm_runtime_suspended(dwc->dev)) {
2816 pm_runtime_get(dwc->dev);
2817 disable_irq_nosync(dwc->irq_gadget);
2818 dwc->pending_events = true;
2819 return IRQ_HANDLED;
2820 }
2821
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002822 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002823 count &= DWC3_GEVNTCOUNT_MASK;
2824 if (!count)
2825 return IRQ_NONE;
2826
Felipe Balbib15a7622011-06-30 16:57:15 +03002827 evt->count = count;
2828 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002829
Felipe Balbie8adfc32013-06-12 21:11:14 +03002830 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002831 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002832 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002833 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002834
Felipe Balbib15a7622011-06-30 16:57:15 +03002835 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002836}
2837
Felipe Balbidea520a2016-03-30 09:39:34 +03002838static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002839{
Felipe Balbidea520a2016-03-30 09:39:34 +03002840 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002841
Felipe Balbidea520a2016-03-30 09:39:34 +03002842 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002843}
2844
2845/**
2846 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002847 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002848 *
2849 * Returns 0 on success otherwise negative errno.
2850 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002851int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002852{
Roger Quadros9522def2016-06-10 14:48:38 +03002853 int ret, irq;
2854 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2855
2856 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2857 if (irq == -EPROBE_DEFER)
2858 return irq;
2859
2860 if (irq <= 0) {
2861 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2862 if (irq == -EPROBE_DEFER)
2863 return irq;
2864
2865 if (irq <= 0) {
2866 irq = platform_get_irq(dwc3_pdev, 0);
2867 if (irq <= 0) {
2868 if (irq != -EPROBE_DEFER) {
2869 dev_err(dwc->dev,
2870 "missing peripheral IRQ\n");
2871 }
2872 if (!irq)
2873 irq = -EINVAL;
2874 return irq;
2875 }
2876 }
2877 }
2878
2879 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002880
2881 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2882 &dwc->ctrl_req_addr, GFP_KERNEL);
2883 if (!dwc->ctrl_req) {
2884 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2885 ret = -ENOMEM;
2886 goto err0;
2887 }
2888
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302889 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002890 &dwc->ep0_trb_addr, GFP_KERNEL);
2891 if (!dwc->ep0_trb) {
2892 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2893 ret = -ENOMEM;
2894 goto err1;
2895 }
2896
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002897 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002898 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002899 ret = -ENOMEM;
2900 goto err2;
2901 }
2902
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002903 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002904 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2905 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002906 if (!dwc->ep0_bounce) {
2907 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2908 ret = -ENOMEM;
2909 goto err3;
2910 }
2911
Felipe Balbi04c03d12015-12-02 10:06:45 -06002912 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2913 if (!dwc->zlp_buf) {
2914 ret = -ENOMEM;
2915 goto err4;
2916 }
2917
Felipe Balbi72246da2011-08-19 18:10:58 +03002918 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002919 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002920 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002921 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002922 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002923
2924 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002925 * FIXME We might be setting max_speed to <SUPER, however versions
2926 * <2.20a of dwc3 have an issue with metastability (documented
2927 * elsewhere in this driver) which tells us we can't set max speed to
2928 * anything lower than SUPER.
2929 *
2930 * Because gadget.max_speed is only used by composite.c and function
2931 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2932 * to happen so we avoid sending SuperSpeed Capability descriptor
2933 * together with our BOS descriptor as that could confuse host into
2934 * thinking we can handle super speed.
2935 *
2936 * Note that, in fact, we won't even support GetBOS requests when speed
2937 * is less than super speed because we don't have means, yet, to tell
2938 * composite.c that we are USB 2.0 + LPM ECN.
2939 */
2940 if (dwc->revision < DWC3_REVISION_220A)
2941 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002942 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002943 dwc->revision);
2944
2945 dwc->gadget.max_speed = dwc->maximum_speed;
2946
2947 /*
David Cohena4b9d942013-12-09 15:55:38 -08002948 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2949 * on ep out.
2950 */
2951 dwc->gadget.quirk_ep_out_aligned_size = true;
2952
2953 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002954 * REVISIT: Here we should clear all pending IRQs to be
2955 * sure we're starting from a well known location.
2956 */
2957
2958 ret = dwc3_gadget_init_endpoints(dwc);
2959 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06002960 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002961
Felipe Balbi72246da2011-08-19 18:10:58 +03002962 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2963 if (ret) {
2964 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06002965 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03002966 }
2967
2968 return 0;
2969
Felipe Balbi04c03d12015-12-02 10:06:45 -06002970err5:
2971 kfree(dwc->zlp_buf);
2972
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002973err4:
David Cohene1f80462013-09-11 17:42:47 -07002974 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002975 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2976 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002977
Felipe Balbi72246da2011-08-19 18:10:58 +03002978err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002979 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002980
2981err2:
2982 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2983 dwc->ep0_trb, dwc->ep0_trb_addr);
2984
2985err1:
2986 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2987 dwc->ctrl_req, dwc->ctrl_req_addr);
2988
2989err0:
2990 return ret;
2991}
2992
Felipe Balbi7415f172012-04-30 14:56:33 +03002993/* -------------------------------------------------------------------------- */
2994
Felipe Balbi72246da2011-08-19 18:10:58 +03002995void dwc3_gadget_exit(struct dwc3 *dwc)
2996{
Felipe Balbi72246da2011-08-19 18:10:58 +03002997 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002998
Felipe Balbi72246da2011-08-19 18:10:58 +03002999 dwc3_gadget_free_endpoints(dwc);
3000
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003001 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3002 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003003
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003004 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003005 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003006
3007 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
3008 dwc->ep0_trb, dwc->ep0_trb_addr);
3009
3010 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3011 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003012}
Felipe Balbi7415f172012-04-30 14:56:33 +03003013
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003014int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003015{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003016 int ret;
3017
Roger Quadros9772b472016-04-12 11:33:29 +03003018 if (!dwc->gadget_driver)
3019 return 0;
3020
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003021 ret = dwc3_gadget_run_stop(dwc, false, false);
3022 if (ret < 0)
3023 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003024
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003025 dwc3_disconnect_gadget(dwc);
3026 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003027
3028 return 0;
3029}
3030
3031int dwc3_gadget_resume(struct dwc3 *dwc)
3032{
Felipe Balbi7415f172012-04-30 14:56:33 +03003033 int ret;
3034
Roger Quadros9772b472016-04-12 11:33:29 +03003035 if (!dwc->gadget_driver)
3036 return 0;
3037
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003038 ret = __dwc3_gadget_start(dwc);
3039 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003040 goto err0;
3041
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003042 ret = dwc3_gadget_run_stop(dwc, true, false);
3043 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003044 goto err1;
3045
Felipe Balbi7415f172012-04-30 14:56:33 +03003046 return 0;
3047
3048err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003049 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003050
3051err0:
3052 return ret;
3053}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003054
3055void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3056{
3057 if (dwc->pending_events) {
3058 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3059 dwc->pending_events = false;
3060 enable_irq(dwc->irq_gadget);
3061 }
3062}