blob: 52389ffbfffd2a254d187eb7f2023368cfebbb5f [file] [log] [blame]
Andre Przywarafb848db2016-04-26 21:32:49 +01001/*
2 * VGICv2 MMIO handling functions
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/irqchip/arm-gic.h>
15#include <linux/kvm.h>
16#include <linux/kvm_host.h>
17#include <kvm/iodev.h>
18#include <kvm/arm_vgic.h>
19
20#include "vgic.h"
21#include "vgic-mmio.h"
22
Marc Zyngier2b0cda82016-04-26 11:06:47 +010023static unsigned long vgic_mmio_read_v2_misc(struct kvm_vcpu *vcpu,
24 gpa_t addr, unsigned int len)
25{
26 u32 value;
27
28 switch (addr & 0x0c) {
29 case GIC_DIST_CTRL:
30 value = vcpu->kvm->arch.vgic.enabled ? GICD_ENABLE : 0;
31 break;
32 case GIC_DIST_CTR:
33 value = vcpu->kvm->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS;
34 value = (value >> 5) - 1;
35 value |= (atomic_read(&vcpu->kvm->online_vcpus) - 1) << 5;
36 break;
37 case GIC_DIST_IIDR:
38 value = (PRODUCT_ID_KVM << 24) | (IMPLEMENTER_ARM << 0);
39 break;
40 default:
41 return 0;
42 }
43
44 return value;
45}
46
47static void vgic_mmio_write_v2_misc(struct kvm_vcpu *vcpu,
48 gpa_t addr, unsigned int len,
49 unsigned long val)
50{
51 struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
52 bool was_enabled = dist->enabled;
53
54 switch (addr & 0x0c) {
55 case GIC_DIST_CTRL:
56 dist->enabled = val & GICD_ENABLE;
57 if (!was_enabled && dist->enabled)
58 vgic_kick_vcpus(vcpu->kvm);
59 break;
60 case GIC_DIST_CTR:
61 case GIC_DIST_IIDR:
62 /* Nothing to do */
63 return;
64 }
65}
66
Andre Przywara2c234d62015-12-01 12:41:55 +000067static unsigned long vgic_mmio_read_target(struct kvm_vcpu *vcpu,
68 gpa_t addr, unsigned int len)
69{
70 u32 intid = VGIC_ADDR_TO_INTID(addr, 8);
71 int i;
72 u64 val = 0;
73
74 for (i = 0; i < len; i++) {
75 struct vgic_irq *irq = vgic_get_irq(vcpu->kvm, vcpu, intid + i);
76
77 val |= (u64)irq->targets << (i * 8);
78 }
79
80 return val;
81}
82
83static void vgic_mmio_write_target(struct kvm_vcpu *vcpu,
84 gpa_t addr, unsigned int len,
85 unsigned long val)
86{
87 u32 intid = VGIC_ADDR_TO_INTID(addr, 8);
88 int i;
89
90 /* GICD_ITARGETSR[0-7] are read-only */
91 if (intid < VGIC_NR_PRIVATE_IRQS)
92 return;
93
94 for (i = 0; i < len; i++) {
95 struct vgic_irq *irq = vgic_get_irq(vcpu->kvm, NULL, intid + i);
96 int target;
97
98 spin_lock(&irq->irq_lock);
99
100 irq->targets = (val >> (i * 8)) & 0xff;
101 target = irq->targets ? __ffs(irq->targets) : 0;
102 irq->target_vcpu = kvm_get_vcpu(vcpu->kvm, target);
103
104 spin_unlock(&irq->irq_lock);
105 }
106}
107
Andre Przywarafb848db2016-04-26 21:32:49 +0100108static const struct vgic_register_region vgic_v2_dist_registers[] = {
109 REGISTER_DESC_WITH_LENGTH(GIC_DIST_CTRL,
Marc Zyngier2b0cda82016-04-26 11:06:47 +0100110 vgic_mmio_read_v2_misc, vgic_mmio_write_v2_misc, 12,
Andre Przywarafb848db2016-04-26 21:32:49 +0100111 VGIC_ACCESS_32bit),
112 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_IGROUP,
113 vgic_mmio_read_rao, vgic_mmio_write_wi, 1,
114 VGIC_ACCESS_32bit),
115 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_ENABLE_SET,
Andre Przywarafd122e62015-12-01 14:33:05 +0000116 vgic_mmio_read_enable, vgic_mmio_write_senable, 1,
Andre Przywarafb848db2016-04-26 21:32:49 +0100117 VGIC_ACCESS_32bit),
118 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_ENABLE_CLEAR,
Andre Przywarafd122e62015-12-01 14:33:05 +0000119 vgic_mmio_read_enable, vgic_mmio_write_cenable, 1,
Andre Przywarafb848db2016-04-26 21:32:49 +0100120 VGIC_ACCESS_32bit),
121 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_PENDING_SET,
Andre Przywara96b29802015-12-01 14:33:41 +0000122 vgic_mmio_read_pending, vgic_mmio_write_spending, 1,
Andre Przywarafb848db2016-04-26 21:32:49 +0100123 VGIC_ACCESS_32bit),
124 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_PENDING_CLEAR,
Andre Przywara96b29802015-12-01 14:33:41 +0000125 vgic_mmio_read_pending, vgic_mmio_write_cpending, 1,
Andre Przywarafb848db2016-04-26 21:32:49 +0100126 VGIC_ACCESS_32bit),
127 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_ACTIVE_SET,
Andre Przywara69b6fe02015-12-01 12:40:58 +0000128 vgic_mmio_read_active, vgic_mmio_write_sactive, 1,
Andre Przywarafb848db2016-04-26 21:32:49 +0100129 VGIC_ACCESS_32bit),
130 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_ACTIVE_CLEAR,
Andre Przywara69b6fe02015-12-01 12:40:58 +0000131 vgic_mmio_read_active, vgic_mmio_write_cactive, 1,
Andre Przywarafb848db2016-04-26 21:32:49 +0100132 VGIC_ACCESS_32bit),
133 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_PRI,
Andre Przywara055658b2015-12-01 14:34:02 +0000134 vgic_mmio_read_priority, vgic_mmio_write_priority, 8,
Andre Przywarafb848db2016-04-26 21:32:49 +0100135 VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
136 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_TARGET,
Andre Przywara2c234d62015-12-01 12:41:55 +0000137 vgic_mmio_read_target, vgic_mmio_write_target, 8,
Andre Przywarafb848db2016-04-26 21:32:49 +0100138 VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
139 REGISTER_DESC_WITH_BITS_PER_IRQ(GIC_DIST_CONFIG,
Andre Przywara79717e42015-12-01 12:41:31 +0000140 vgic_mmio_read_config, vgic_mmio_write_config, 2,
Andre Przywarafb848db2016-04-26 21:32:49 +0100141 VGIC_ACCESS_32bit),
142 REGISTER_DESC_WITH_LENGTH(GIC_DIST_SOFTINT,
143 vgic_mmio_read_raz, vgic_mmio_write_wi, 4,
144 VGIC_ACCESS_32bit),
145 REGISTER_DESC_WITH_LENGTH(GIC_DIST_SGI_PENDING_CLEAR,
146 vgic_mmio_read_raz, vgic_mmio_write_wi, 16,
147 VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
148 REGISTER_DESC_WITH_LENGTH(GIC_DIST_SGI_PENDING_SET,
149 vgic_mmio_read_raz, vgic_mmio_write_wi, 16,
150 VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
151};
152
153unsigned int vgic_v2_init_dist_iodev(struct vgic_io_device *dev)
154{
155 dev->regions = vgic_v2_dist_registers;
156 dev->nr_regions = ARRAY_SIZE(vgic_v2_dist_registers);
157
158 kvm_iodevice_init(&dev->dev, &kvm_io_gic_ops);
159
160 return SZ_4K;
161}