blob: 377257a8d393598033d22c85713a0a05a752b8ff [file] [log] [blame]
Catalin Marinas4f04d8f2012-03-05 11:49:27 +00001/*
2 * Copyright (C) 2012 ARM Ltd.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16#ifndef __ASM_PGTABLE_H
17#define __ASM_PGTABLE_H
18
Catalin Marinas2f4b8292015-07-10 17:24:28 +010019#include <asm/bug.h>
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000020#include <asm/proc-fns.h>
21
22#include <asm/memory.h>
23#include <asm/pgtable-hwdef.h>
Mark Rutland3eca86e2016-02-26 14:31:32 +000024#include <asm/pgtable-prot.h>
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000025
26/*
27 * VMALLOC and SPARSEMEM_VMEMMAP ranges.
Catalin Marinas08375192014-07-16 17:42:43 +010028 *
Ard Biesheuveldfd55ad2016-02-26 17:57:13 +010029 * VMEMAP_SIZE: allows the whole linear region to be covered by a struct page array
Catalin Marinas08375192014-07-16 17:42:43 +010030 * (rounded up to PUD_SIZE).
Ard Biesheuvelf9040772016-02-16 13:52:40 +010031 * VMALLOC_START: beginning of the kernel vmalloc space
Catalin Marinas08375192014-07-16 17:42:43 +010032 * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space,
33 * fixed mappings and modules
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000034 */
Ard Biesheuvel3bab79e2016-03-30 14:25:48 +020035#define VMEMMAP_SIZE ALIGN((1UL << (VA_BITS - PAGE_SHIFT - 1)) * sizeof(struct page), PUD_SIZE)
Andrey Ryabinin39d114d2015-10-12 18:52:58 +030036
Ard Biesheuvelf9040772016-02-16 13:52:40 +010037#define VMALLOC_START (MODULES_END)
Catalin Marinas08375192014-07-16 17:42:43 +010038#define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000039
Ard Biesheuveldfd55ad2016-02-26 17:57:13 +010040#define VMEMMAP_START (VMALLOC_END + SZ_64K)
Ard Biesheuvel3bab79e2016-03-30 14:25:48 +020041#define vmemmap ((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000042
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -080043#define FIRST_USER_ADDRESS 0UL
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000044
45#ifndef __ASSEMBLY__
Catalin Marinas2f4b8292015-07-10 17:24:28 +010046
Mark Rutland961faac2016-01-25 11:45:07 +000047#include <asm/fixmap.h>
Catalin Marinas2f4b8292015-07-10 17:24:28 +010048#include <linux/mmdebug.h>
49
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000050extern void __pte_error(const char *file, int line, unsigned long val);
51extern void __pmd_error(const char *file, int line, unsigned long val);
Jungseok Leec79b954b2014-05-12 18:40:51 +090052extern void __pud_error(const char *file, int line, unsigned long val);
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000053extern void __pgd_error(const char *file, int line, unsigned long val);
54
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000055/*
56 * ZERO_PAGE is a global shared page that is always zero: used
57 * for zero-mapped memory areas etc..
58 */
Mark Rutland5227cfa2016-01-25 11:44:57 +000059extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
Ard Biesheuvel22b6f3b2016-03-30 16:45:58 +020060#define ZERO_PAGE(vaddr) pfn_to_page(PHYS_PFN(__pa(empty_zero_page)))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000061
Catalin Marinas7078db42014-07-21 14:52:49 +010062#define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
63
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000064#define pte_pfn(pte) ((pte_val(pte) & PHYS_MASK) >> PAGE_SHIFT)
65
66#define pfn_pte(pfn,prot) (__pte(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
67
68#define pte_none(pte) (!pte_val(pte))
69#define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
70#define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
Catalin Marinas7078db42014-07-21 14:52:49 +010071
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000072/*
73 * The following only work if pte_present(). Undefined behaviour otherwise.
74 */
Steve Capper84fe6822014-02-25 11:38:53 +000075#define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
Steve Capper84fe6822014-02-25 11:38:53 +000076#define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
77#define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
78#define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
Catalin Marinas8e620b02012-11-15 17:21:16 +000079#define pte_exec(pte) (!(pte_val(pte) & PTE_UXN))
Jeremy Linton93ef6662015-10-07 12:00:21 -050080#define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT))
Catalin Marinasac15bd62016-01-07 16:07:20 +000081#define pte_user(pte) (!!(pte_val(pte) & PTE_USER))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +000082
Catalin Marinas2f4b8292015-07-10 17:24:28 +010083#ifdef CONFIG_ARM64_HW_AFDBM
Catalin Marinasb8474152015-09-11 18:22:00 +010084#define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
Catalin Marinas2f4b8292015-07-10 17:24:28 +010085#else
86#define pte_hw_dirty(pte) (0)
87#endif
88#define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
89#define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
90
Will Deacon766ffb62015-07-28 16:14:03 +010091#define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +010092#define pte_valid_not_user(pte) \
93 ((pte_val(pte) & (PTE_VALID | PTE_USER)) == PTE_VALID)
Will Deacon76c714b2015-10-30 18:56:19 +000094#define pte_valid_young(pte) \
95 ((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF))
96
97/*
98 * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
99 * so that we don't erroneously return false for pages that have been
100 * remapped as PROT_NONE but are yet to be flushed from the TLB.
101 */
102#define pte_accessible(mm, pte) \
103 (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000104
Laura Abbottb6d4f282014-08-19 20:41:42 +0100105static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
106{
107 pte_val(pte) &= ~pgprot_val(prot);
108 return pte;
109}
110
111static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
112{
113 pte_val(pte) |= pgprot_val(prot);
114 return pte;
115}
116
Steve Capper44b6dfc2014-01-15 14:07:12 +0000117static inline pte_t pte_wrprotect(pte_t pte)
118{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100119 return clear_pte_bit(pte, __pgprot(PTE_WRITE));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000120}
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000121
Steve Capper44b6dfc2014-01-15 14:07:12 +0000122static inline pte_t pte_mkwrite(pte_t pte)
123{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100124 return set_pte_bit(pte, __pgprot(PTE_WRITE));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000125}
126
127static inline pte_t pte_mkclean(pte_t pte)
128{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100129 return clear_pte_bit(pte, __pgprot(PTE_DIRTY));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000130}
131
132static inline pte_t pte_mkdirty(pte_t pte)
133{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100134 return set_pte_bit(pte, __pgprot(PTE_DIRTY));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000135}
136
137static inline pte_t pte_mkold(pte_t pte)
138{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100139 return clear_pte_bit(pte, __pgprot(PTE_AF));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000140}
141
142static inline pte_t pte_mkyoung(pte_t pte)
143{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100144 return set_pte_bit(pte, __pgprot(PTE_AF));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000145}
146
147static inline pte_t pte_mkspecial(pte_t pte)
148{
Laura Abbottb6d4f282014-08-19 20:41:42 +0100149 return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
Steve Capper44b6dfc2014-01-15 14:07:12 +0000150}
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000151
Jeremy Linton93ef6662015-10-07 12:00:21 -0500152static inline pte_t pte_mkcont(pte_t pte)
153{
David Woods66b39232015-12-17 14:31:26 -0500154 pte = set_pte_bit(pte, __pgprot(PTE_CONT));
155 return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
Jeremy Linton93ef6662015-10-07 12:00:21 -0500156}
157
158static inline pte_t pte_mknoncont(pte_t pte)
159{
160 return clear_pte_bit(pte, __pgprot(PTE_CONT));
161}
162
David Woods66b39232015-12-17 14:31:26 -0500163static inline pmd_t pmd_mkcont(pmd_t pmd)
164{
165 return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
166}
167
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000168static inline void set_pte(pte_t *ptep, pte_t pte)
169{
170 *ptep = pte;
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100171
172 /*
173 * Only if the new pte is valid and kernel, otherwise TLB maintenance
174 * or update_mmu_cache() have the necessary barriers.
175 */
176 if (pte_valid_not_user(pte)) {
177 dsb(ishst);
178 isb();
179 }
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000180}
181
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100182struct mm_struct;
183struct vm_area_struct;
184
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000185extern void __sync_icache_dcache(pte_t pteval, unsigned long addr);
186
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100187/*
188 * PTE bits configuration in the presence of hardware Dirty Bit Management
189 * (PTE_WRITE == PTE_DBM):
190 *
191 * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
192 * 0 0 | 1 0 0
193 * 0 1 | 1 1 0
194 * 1 0 | 1 0 1
195 * 1 1 | 0 1 x
196 *
197 * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
198 * the page fault mechanism. Checking the dirty status of a pte becomes:
199 *
Catalin Marinasb8474152015-09-11 18:22:00 +0100200 * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100201 */
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000202static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
203 pte_t *ptep, pte_t pte)
204{
Catalin Marinasfdc69e72016-03-09 16:31:29 +0000205 if (pte_present(pte)) {
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100206 if (pte_sw_dirty(pte) && pte_write(pte))
Steve Capperc2c93e52014-01-15 14:07:13 +0000207 pte_val(pte) &= ~PTE_RDONLY;
208 else
209 pte_val(pte) |= PTE_RDONLY;
Catalin Marinasac15bd62016-01-07 16:07:20 +0000210 if (pte_user(pte) && pte_exec(pte) && !pte_special(pte))
211 __sync_icache_dcache(pte, addr);
Will Deacon02522462013-01-09 11:08:10 +0000212 }
213
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100214 /*
215 * If the existing pte is valid, check for potential race with
216 * hardware updates of the pte (ptep_set_access_flags safely changes
217 * valid ptes without going through an invalid entry).
218 */
Catalin Marinas82d34002015-12-08 17:39:15 +0000219 if (IS_ENABLED(CONFIG_ARM64_HW_AFDBM) &&
220 pte_valid(*ptep) && pte_valid(pte)) {
221 VM_WARN_ONCE(!pte_young(pte),
222 "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
223 __func__, pte_val(*ptep), pte_val(pte));
224 VM_WARN_ONCE(pte_write(*ptep) && !pte_dirty(pte),
225 "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
226 __func__, pte_val(*ptep), pte_val(pte));
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100227 }
228
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000229 set_pte(ptep, pte);
230}
231
232/*
233 * Huge pte definitions.
234 */
Steve Capper084bd292013-04-10 13:48:00 +0100235#define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
236#define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
237
238/*
239 * Hugetlb definitions.
240 */
David Woods66b39232015-12-17 14:31:26 -0500241#define HUGE_MAX_HSTATE 4
Steve Capper084bd292013-04-10 13:48:00 +0100242#define HPAGE_SHIFT PMD_SHIFT
243#define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
244#define HPAGE_MASK (~(HPAGE_SIZE - 1))
245#define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000246
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000247#define __HAVE_ARCH_PTE_SPECIAL
248
Steve Capper29e56942014-10-09 15:29:25 -0700249static inline pte_t pud_pte(pud_t pud)
250{
251 return __pte(pud_val(pud));
252}
253
254static inline pmd_t pud_pmd(pud_t pud)
255{
256 return __pmd(pud_val(pud));
257}
258
Steve Capper9c7e5352014-02-25 10:02:13 +0000259static inline pte_t pmd_pte(pmd_t pmd)
260{
261 return __pte(pmd_val(pmd));
262}
Steve Capperaf074842013-04-19 16:23:57 +0100263
Steve Capper9c7e5352014-02-25 10:02:13 +0000264static inline pmd_t pte_pmd(pte_t pte)
265{
266 return __pmd(pte_val(pte));
267}
Steve Capperaf074842013-04-19 16:23:57 +0100268
Ard Biesheuvel8ce837c2014-10-20 15:42:07 +0200269static inline pgprot_t mk_sect_prot(pgprot_t prot)
270{
271 return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
272}
273
Steve Capperaf074842013-04-19 16:23:57 +0100274/*
275 * THP definitions.
276 */
Steve Capperaf074842013-04-19 16:23:57 +0100277
278#ifdef CONFIG_TRANSPARENT_HUGEPAGE
279#define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
Steve Capper29e56942014-10-09 15:29:25 -0700280#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
Steve Capperaf074842013-04-19 16:23:57 +0100281
Kirill A. Shutemovc164e032014-12-10 15:44:36 -0800282#define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
Steve Capper9c7e5352014-02-25 10:02:13 +0000283#define pmd_young(pmd) pte_young(pmd_pte(pmd))
284#define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
Steve Capper9c7e5352014-02-25 10:02:13 +0000285#define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
286#define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
Minchan Kim05ee26d2016-01-15 16:55:37 -0800287#define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd)))
Steve Capper9c7e5352014-02-25 10:02:13 +0000288#define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
289#define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
Will Deacone3a920a2014-06-18 14:06:27 +0100290#define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_TYPE_MASK))
Steve Capperaf074842013-04-19 16:23:57 +0100291
Steve Capper9c7e5352014-02-25 10:02:13 +0000292#define __HAVE_ARCH_PMD_WRITE
293#define pmd_write(pmd) pte_write(pmd_pte(pmd))
Steve Capperaf074842013-04-19 16:23:57 +0100294
295#define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
296
297#define pmd_pfn(pmd) (((pmd_val(pmd) & PMD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
298#define pfn_pmd(pfn,prot) (__pmd(((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot)))
299#define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
300
Steve Capper29e56942014-10-09 15:29:25 -0700301#define pud_write(pud) pte_write(pud_pte(pud))
Steve Capper206a2a72014-05-06 14:02:27 +0100302#define pud_pfn(pud) (((pud_val(pud) & PUD_MASK) & PHYS_MASK) >> PAGE_SHIFT)
Steve Capperaf074842013-04-19 16:23:57 +0100303
Will Deaconceb21832014-05-27 19:11:58 +0100304#define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
Steve Capperaf074842013-04-19 16:23:57 +0100305
306static inline int has_transparent_hugepage(void)
307{
308 return 1;
309}
310
Catalin Marinasa501e322014-04-03 15:57:15 +0100311#define __pgprot_modify(prot,mask,bits) \
312 __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
313
Steve Capperaf074842013-04-19 16:23:57 +0100314/*
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000315 * Mark the prot value as uncacheable and unbufferable.
316 */
317#define pgprot_noncached(prot) \
Catalin Marinasde2db742014-03-12 16:07:06 +0000318 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000319#define pgprot_writecombine(prot) \
Catalin Marinasde2db742014-03-12 16:07:06 +0000320 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100321#define pgprot_device(prot) \
322 __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000323#define __HAVE_PHYS_MEM_ACCESS_PROT
324struct file;
325extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
326 unsigned long size, pgprot_t vma_prot);
327
328#define pmd_none(pmd) (!pmd_val(pmd))
329#define pmd_present(pmd) (pmd_val(pmd))
330
331#define pmd_bad(pmd) (!(pmd_val(pmd) & 2))
332
Marc Zyngier36311602012-12-07 18:35:41 +0000333#define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
334 PMD_TYPE_TABLE)
335#define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
336 PMD_TYPE_SECT)
337
Catalin Marinascac4b8c2016-02-25 15:53:44 +0000338#if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
Steve Capper206a2a72014-05-06 14:02:27 +0100339#define pud_sect(pud) (0)
zhichang.yuan523d6e92014-12-09 07:26:47 +0000340#define pud_table(pud) (1)
Steve Capper206a2a72014-05-06 14:02:27 +0100341#else
342#define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
343 PUD_TYPE_SECT)
zhichang.yuan523d6e92014-12-09 07:26:47 +0000344#define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
345 PUD_TYPE_TABLE)
Steve Capper206a2a72014-05-06 14:02:27 +0100346#endif
Marc Zyngier36311602012-12-07 18:35:41 +0000347
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000348static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
349{
350 *pmdp = pmd;
Will Deacon98f76852014-05-02 16:24:10 +0100351 dsb(ishst);
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100352 isb();
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000353}
354
355static inline void pmd_clear(pmd_t *pmdp)
356{
357 set_pmd(pmdp, __pmd(0));
358}
359
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000360static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000361{
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000362 return pmd_val(pmd) & PHYS_MASK & (s32)PAGE_MASK;
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000363}
364
Mark Rutland053520f2016-01-25 11:45:03 +0000365/* Find an entry in the third-level page table. */
366#define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
367
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000368#define pte_offset_phys(dir,addr) (pmd_page_paddr(*(dir)) + pte_index(addr) * sizeof(pte_t))
369#define pte_offset_kernel(dir,addr) ((pte_t *)__va(pte_offset_phys((dir), (addr))))
Mark Rutland053520f2016-01-25 11:45:03 +0000370
371#define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
372#define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
373#define pte_unmap(pte) do { } while (0)
374#define pte_unmap_nested(pte) do { } while (0)
375
Mark Rutland961faac2016-01-25 11:45:07 +0000376#define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr))
377#define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr))
378#define pte_clear_fixmap() clear_fixmap(FIX_PTE)
379
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000380#define pmd_page(pmd) pfn_to_page(__phys_to_pfn(pmd_val(pmd) & PHYS_MASK))
381
Ard Biesheuvel65339452016-02-16 13:52:37 +0100382/* use ONLY for statically allocated translation tables */
383#define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))
384
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000385/*
386 * Conversion functions: convert a page and protection to a page entry,
387 * and a page entry and page directory to the page they refer to.
388 */
389#define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
390
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700391#if CONFIG_PGTABLE_LEVELS > 2
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000392
Catalin Marinas7078db42014-07-21 14:52:49 +0100393#define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
394
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000395#define pud_none(pud) (!pud_val(pud))
396#define pud_bad(pud) (!(pud_val(pud) & 2))
397#define pud_present(pud) (pud_val(pud))
398
399static inline void set_pud(pud_t *pudp, pud_t pud)
400{
401 *pudp = pud;
Will Deacon98f76852014-05-02 16:24:10 +0100402 dsb(ishst);
Catalin Marinas7f0b1bf2014-06-09 11:55:03 +0100403 isb();
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000404}
405
406static inline void pud_clear(pud_t *pudp)
407{
408 set_pud(pudp, __pud(0));
409}
410
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000411static inline phys_addr_t pud_page_paddr(pud_t pud)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000412{
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000413 return pud_val(pud) & PHYS_MASK & (s32)PAGE_MASK;
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000414}
415
Catalin Marinas7078db42014-07-21 14:52:49 +0100416/* Find an entry in the second-level page table. */
417#define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
418
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000419#define pmd_offset_phys(dir, addr) (pud_page_paddr(*(dir)) + pmd_index(addr) * sizeof(pmd_t))
420#define pmd_offset(dir, addr) ((pmd_t *)__va(pmd_offset_phys((dir), (addr))))
Catalin Marinas7078db42014-07-21 14:52:49 +0100421
Mark Rutland961faac2016-01-25 11:45:07 +0000422#define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
423#define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr))
424#define pmd_clear_fixmap() clear_fixmap(FIX_PMD)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000425
Jungseok Lee5d96e0c2014-12-20 00:49:40 +0000426#define pud_page(pud) pfn_to_page(__phys_to_pfn(pud_val(pud) & PHYS_MASK))
Steve Capper29e56942014-10-09 15:29:25 -0700427
Ard Biesheuvel65339452016-02-16 13:52:37 +0100428/* use ONLY for statically allocated translation tables */
429#define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))
430
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000431#else
432
433#define pud_page_paddr(pud) ({ BUILD_BUG(); 0; })
434
Mark Rutland961faac2016-01-25 11:45:07 +0000435/* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
436#define pmd_set_fixmap(addr) NULL
437#define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp)
438#define pmd_clear_fixmap()
439
Ard Biesheuvel65339452016-02-16 13:52:37 +0100440#define pmd_offset_kimg(dir,addr) ((pmd_t *)dir)
441
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700442#endif /* CONFIG_PGTABLE_LEVELS > 2 */
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000443
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700444#if CONFIG_PGTABLE_LEVELS > 3
Jungseok Leec79b954b2014-05-12 18:40:51 +0900445
Catalin Marinas7078db42014-07-21 14:52:49 +0100446#define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
447
Jungseok Leec79b954b2014-05-12 18:40:51 +0900448#define pgd_none(pgd) (!pgd_val(pgd))
449#define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
450#define pgd_present(pgd) (pgd_val(pgd))
451
452static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
453{
454 *pgdp = pgd;
455 dsb(ishst);
456}
457
458static inline void pgd_clear(pgd_t *pgdp)
459{
460 set_pgd(pgdp, __pgd(0));
461}
462
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000463static inline phys_addr_t pgd_page_paddr(pgd_t pgd)
Jungseok Leec79b954b2014-05-12 18:40:51 +0900464{
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000465 return pgd_val(pgd) & PHYS_MASK & (s32)PAGE_MASK;
Jungseok Leec79b954b2014-05-12 18:40:51 +0900466}
467
Catalin Marinas7078db42014-07-21 14:52:49 +0100468/* Find an entry in the frst-level page table. */
469#define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
470
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000471#define pud_offset_phys(dir, addr) (pgd_page_paddr(*(dir)) + pud_index(addr) * sizeof(pud_t))
472#define pud_offset(dir, addr) ((pud_t *)__va(pud_offset_phys((dir), (addr))))
Catalin Marinas7078db42014-07-21 14:52:49 +0100473
Mark Rutland961faac2016-01-25 11:45:07 +0000474#define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr))
475#define pud_set_fixmap_offset(pgd, addr) pud_set_fixmap(pud_offset_phys(pgd, addr))
476#define pud_clear_fixmap() clear_fixmap(FIX_PUD)
Jungseok Leec79b954b2014-05-12 18:40:51 +0900477
Jungseok Lee5d96e0c2014-12-20 00:49:40 +0000478#define pgd_page(pgd) pfn_to_page(__phys_to_pfn(pgd_val(pgd) & PHYS_MASK))
479
Ard Biesheuvel65339452016-02-16 13:52:37 +0100480/* use ONLY for statically allocated translation tables */
481#define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))
482
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000483#else
484
485#define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;})
486
Mark Rutland961faac2016-01-25 11:45:07 +0000487/* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
488#define pud_set_fixmap(addr) NULL
489#define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp)
490#define pud_clear_fixmap()
491
Ard Biesheuvel65339452016-02-16 13:52:37 +0100492#define pud_offset_kimg(dir,addr) ((pud_t *)dir)
493
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700494#endif /* CONFIG_PGTABLE_LEVELS > 3 */
Jungseok Leec79b954b2014-05-12 18:40:51 +0900495
Catalin Marinas7078db42014-07-21 14:52:49 +0100496#define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
497
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000498/* to find an entry in a page-table-directory */
499#define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
500
Mark Rutlanddca56dc2016-01-25 11:45:04 +0000501#define pgd_offset_raw(pgd, addr) ((pgd) + pgd_index(addr))
502
503#define pgd_offset(mm, addr) (pgd_offset_raw((mm)->pgd, (addr)))
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000504
505/* to find an entry in a kernel page-table-directory */
506#define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
507
Mark Rutland961faac2016-01-25 11:45:07 +0000508#define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
509#define pgd_clear_fixmap() clear_fixmap(FIX_PGD)
510
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000511static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
512{
Will Deacona6fadf72012-12-18 14:15:15 +0000513 const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
Steve Capper1a541b42015-10-01 13:06:07 +0100514 PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100515 /* preserve the hardware dirty information */
516 if (pte_hw_dirty(pte))
Catalin Marinas62d96c72015-09-11 18:22:01 +0100517 pte = pte_mkdirty(pte);
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000518 pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
519 return pte;
520}
521
Steve Capper9c7e5352014-02-25 10:02:13 +0000522static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
523{
524 return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
525}
526
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100527#ifdef CONFIG_ARM64_HW_AFDBM
528/*
529 * Atomic pte/pmd modifications.
530 */
531#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
532static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
533 unsigned long address,
534 pte_t *ptep)
535{
536 pteval_t pteval;
537 unsigned int tmp, res;
538
539 asm volatile("// ptep_test_and_clear_young\n"
540 " prfm pstl1strm, %2\n"
541 "1: ldxr %0, %2\n"
542 " ubfx %w3, %w0, %5, #1 // extract PTE_AF (young)\n"
543 " and %0, %0, %4 // clear PTE_AF\n"
544 " stxr %w1, %0, %2\n"
545 " cbnz %w1, 1b\n"
546 : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)), "=&r" (res)
547 : "L" (~PTE_AF), "I" (ilog2(PTE_AF)));
548
549 return res;
550}
551
552#ifdef CONFIG_TRANSPARENT_HUGEPAGE
553#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
554static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
555 unsigned long address,
556 pmd_t *pmdp)
557{
558 return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
559}
560#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
561
562#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
563static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
564 unsigned long address, pte_t *ptep)
565{
566 pteval_t old_pteval;
567 unsigned int tmp;
568
569 asm volatile("// ptep_get_and_clear\n"
570 " prfm pstl1strm, %2\n"
571 "1: ldxr %0, %2\n"
572 " stxr %w1, xzr, %2\n"
573 " cbnz %w1, 1b\n"
574 : "=&r" (old_pteval), "=&r" (tmp), "+Q" (pte_val(*ptep)));
575
576 return __pte(old_pteval);
577}
578
579#ifdef CONFIG_TRANSPARENT_HUGEPAGE
580#define __HAVE_ARCH_PMDP_GET_AND_CLEAR
581static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
582 unsigned long address, pmd_t *pmdp)
583{
584 return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
585}
586#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
587
588/*
589 * ptep_set_wrprotect - mark read-only while trasferring potential hardware
590 * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
591 */
592#define __HAVE_ARCH_PTEP_SET_WRPROTECT
593static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
594{
595 pteval_t pteval;
596 unsigned long tmp;
597
598 asm volatile("// ptep_set_wrprotect\n"
599 " prfm pstl1strm, %2\n"
600 "1: ldxr %0, %2\n"
601 " tst %0, %4 // check for hw dirty (!PTE_RDONLY)\n"
602 " csel %1, %3, xzr, eq // set PTE_DIRTY|PTE_RDONLY if dirty\n"
603 " orr %0, %0, %1 // if !dirty, PTE_RDONLY is already set\n"
604 " and %0, %0, %5 // clear PTE_WRITE/PTE_DBM\n"
605 " stxr %w1, %0, %2\n"
606 " cbnz %w1, 1b\n"
607 : "=&r" (pteval), "=&r" (tmp), "+Q" (pte_val(*ptep))
608 : "r" (PTE_DIRTY|PTE_RDONLY), "L" (PTE_RDONLY), "L" (~PTE_WRITE)
609 : "cc");
610}
611
612#ifdef CONFIG_TRANSPARENT_HUGEPAGE
613#define __HAVE_ARCH_PMDP_SET_WRPROTECT
614static inline void pmdp_set_wrprotect(struct mm_struct *mm,
615 unsigned long address, pmd_t *pmdp)
616{
617 ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
618}
619#endif
620#endif /* CONFIG_ARM64_HW_AFDBM */
621
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000622extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
623extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
624
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000625/*
626 * Encode and decode a swap entry:
Catalin Marinas3676f9e2013-11-27 16:59:27 +0000627 * bits 0-1: present (must be zero)
Kirill A. Shutemov9b3e6612015-02-10 14:10:15 -0800628 * bits 2-7: swap type
629 * bits 8-57: swap offset
Catalin Marinasfdc69e72016-03-09 16:31:29 +0000630 * bit 58: PTE_PROT_NONE (must be zero)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000631 */
Kirill A. Shutemov9b3e6612015-02-10 14:10:15 -0800632#define __SWP_TYPE_SHIFT 2
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000633#define __SWP_TYPE_BITS 6
Kirill A. Shutemov9b3e6612015-02-10 14:10:15 -0800634#define __SWP_OFFSET_BITS 50
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000635#define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
636#define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
Catalin Marinas3676f9e2013-11-27 16:59:27 +0000637#define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000638
639#define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
Catalin Marinas3676f9e2013-11-27 16:59:27 +0000640#define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000641#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
642
643#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
644#define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
645
646/*
647 * Ensure that there are not more swap files than can be encoded in the kernel
Geert Uytterhoevenaad90612014-03-11 11:23:39 +0100648 * PTEs.
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000649 */
650#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
651
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000652extern int kern_addr_valid(unsigned long addr);
653
654#include <asm-generic/pgtable.h>
655
Will Deacon39b5be92016-01-05 15:36:59 +0000656void pgd_cache_init(void);
657#define pgtable_cache_init pgd_cache_init
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000658
Will Deaconcba35742015-07-16 19:26:02 +0100659/*
660 * On AArch64, the cache coherency is handled via the set_pte_at() function.
661 */
662static inline void update_mmu_cache(struct vm_area_struct *vma,
663 unsigned long addr, pte_t *ptep)
664{
665 /*
Will Deacon120798d2015-10-06 18:46:30 +0100666 * We don't do anything here, so there's a very small chance of
667 * us retaking a user fault which we just fixed up. The alternative
668 * is doing a dsb(ishst), but that penalises the fastpath.
Will Deaconcba35742015-07-16 19:26:02 +0100669 */
Will Deaconcba35742015-07-16 19:26:02 +0100670}
671
672#define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
673
Catalin Marinas7db743c2015-10-16 14:34:50 +0100674#define kc_vaddr_to_offset(v) ((v) & ~VA_START)
675#define kc_offset_to_vaddr(o) ((o) | VA_START)
676
Catalin Marinas4f04d8f2012-03-05 11:49:27 +0000677#endif /* !__ASSEMBLY__ */
678
679#endif /* __ASM_PGTABLE_H */