blob: 668e8c3e791dbf9afc925d84e258781a8422bf98 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020053 i915_reg_t adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010070 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
72 u32 tmp;
Imre Deak1c8fdda2016-02-12 18:55:15 +020073 bool ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +080074
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +020075 if (!intel_display_power_get_if_enabled(dev_priv,
76 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020077 return false;
78
Imre Deak1c8fdda2016-02-12 18:55:15 +020079 ret = false;
80
Daniel Vettere403fc92012-07-02 13:41:21 +020081 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080082
Daniel Vettere403fc92012-07-02 13:41:21 +020083 if (!(tmp & ADPA_DAC_ENABLE))
Imre Deak1c8fdda2016-02-12 18:55:15 +020084 goto out;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070085
Tvrtko Ursulin6e266952016-10-13 11:02:53 +010086 if (HAS_PCH_CPT(dev_priv))
Daniel Vettere403fc92012-07-02 13:41:21 +020087 *pipe = PORT_TO_PIPE_CPT(tmp);
88 else
89 *pipe = PORT_TO_PIPE(tmp);
90
Imre Deak1c8fdda2016-02-12 18:55:15 +020091 ret = true;
92out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +020093 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deak1c8fdda2016-02-12 18:55:15 +020094
95 return ret;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070096}
97
Ville Syrjälä6801c182013-09-24 14:24:05 +030098static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070099{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100100 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700101 struct intel_crt *crt = intel_encoder_to_crt(encoder);
102 u32 tmp, flags = 0;
103
104 tmp = I915_READ(crt->adpa_reg);
105
106 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
107 flags |= DRM_MODE_FLAG_PHSYNC;
108 else
109 flags |= DRM_MODE_FLAG_NHSYNC;
110
111 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
112 flags |= DRM_MODE_FLAG_PVSYNC;
113 else
114 flags |= DRM_MODE_FLAG_NVSYNC;
115
Ville Syrjälä6801c182013-09-24 14:24:05 +0300116 return flags;
117}
118
119static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200120 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300121{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200122 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300123
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200124 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700125}
126
Ville Syrjälä6801c182013-09-24 14:24:05 +0300127static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200128 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300129{
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200130 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
131
Ville Syrjälä6801c182013-09-24 14:24:05 +0300132 intel_ddi_get_config(encoder, pipe_config);
133
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200134 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300135 DRM_MODE_FLAG_NHSYNC |
136 DRM_MODE_FLAG_PVSYNC |
137 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200138 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200139
140 pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300141}
142
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200143/* Note: The caller is required to filter out dpms modes not supported by the
144 * platform. */
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200145static void intel_crt_set_dpms(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300146 const struct intel_crtc_state *crtc_state,
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200147 int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800148{
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000149 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200150 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200151 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
152 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200153 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800154
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000155 if (INTEL_GEN(dev_priv) >= 5)
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200156 adpa = ADPA_HOTPLUG_BITS;
157 else
158 adpa = 0;
159
160 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
161 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
162 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
163 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
164
165 /* For CPT allow 3 pipe config, for others just use A or B */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100166 if (HAS_PCH_LPT(dev_priv))
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200167 ; /* Those bits don't exist here */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100168 else if (HAS_PCH_CPT(dev_priv))
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200169 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
170 else if (crtc->pipe == 0)
171 adpa |= ADPA_PIPE_A_SELECT;
172 else
173 adpa |= ADPA_PIPE_B_SELECT;
174
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100175 if (!HAS_PCH_SPLIT(dev_priv))
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200176 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700177
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800179 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200180 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800181 break;
182 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200183 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800184 break;
185 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200186 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800187 break;
188 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200189 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190 break;
191 }
192
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200193 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200194}
195
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200196static void intel_disable_crt(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300197 const struct intel_crtc_state *old_crtc_state,
198 const struct drm_connector_state *old_conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400199{
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200200 intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF);
Adam Jackson637f44d2013-03-25 15:40:05 -0400201}
202
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200203static void pch_disable_crt(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300204 const struct intel_crtc_state *old_crtc_state,
205 const struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300206{
207}
208
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200209static void pch_post_disable_crt(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300210 const struct intel_crtc_state *old_crtc_state,
211 const struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300212{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200213 intel_disable_crt(encoder, old_crtc_state, old_conn_state);
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300214}
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300215
Jani Nikula3daa3ce2017-10-05 13:52:11 +0300216static void hsw_disable_crt(struct intel_encoder *encoder,
217 const struct intel_crtc_state *old_crtc_state,
218 const struct drm_connector_state *old_conn_state)
219{
220 struct drm_crtc *crtc = old_crtc_state->base.crtc;
221 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
223
224 WARN_ON(!intel_crtc->config->has_pch_encoder);
225
226 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
227}
228
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200229static void hsw_post_disable_crt(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300230 const struct intel_crtc_state *old_crtc_state,
231 const struct drm_connector_state *old_conn_state)
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200232{
233 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
234
235 pch_post_disable_crt(encoder, old_crtc_state, old_conn_state);
236
237 lpt_disable_pch_transcoder(dev_priv);
238 lpt_disable_iclkip(dev_priv);
239
240 intel_ddi_fdi_post_disable(encoder, old_crtc_state, old_conn_state);
Jani Nikula3daa3ce2017-10-05 13:52:11 +0300241
242 WARN_ON(!old_crtc_state->has_pch_encoder);
243
244 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200245}
246
Jani Nikula51c4fa62017-10-05 13:52:10 +0300247static void hsw_pre_pll_enable_crt(struct intel_encoder *encoder,
248 const struct intel_crtc_state *pipe_config,
249 const struct drm_connector_state *conn_state)
250{
251 struct drm_crtc *crtc = pipe_config->base.crtc;
252 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
254
255 WARN_ON(!intel_crtc->config->has_pch_encoder);
256
257 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
258}
259
260static void hsw_pre_enable_crt(struct intel_encoder *encoder,
261 const struct intel_crtc_state *pipe_config,
262 const struct drm_connector_state *conn_state)
263{
264 struct drm_crtc *crtc = pipe_config->base.crtc;
265 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
267 int pipe = intel_crtc->pipe;
268
269 WARN_ON(!intel_crtc->config->has_pch_encoder);
270
271 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jani Nikula27d81c22017-10-05 13:52:13 +0300272
273 dev_priv->display.fdi_link_train(intel_crtc, pipe_config);
Jani Nikula51c4fa62017-10-05 13:52:10 +0300274}
275
276static void hsw_enable_crt(struct intel_encoder *encoder,
277 const struct intel_crtc_state *pipe_config,
278 const struct drm_connector_state *conn_state)
279{
280 struct drm_crtc *crtc = pipe_config->base.crtc;
281 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
283 int pipe = intel_crtc->pipe;
284
285 WARN_ON(!intel_crtc->config->has_pch_encoder);
286
287 intel_crt_set_dpms(encoder, pipe_config, DRM_MODE_DPMS_ON);
288
289 intel_wait_for_vblank(dev_priv, pipe);
290 intel_wait_for_vblank(dev_priv, pipe);
291 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
292 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
293}
294
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200295static void intel_enable_crt(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300296 const struct intel_crtc_state *pipe_config,
297 const struct drm_connector_state *conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400298{
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200299 intel_crt_set_dpms(encoder, pipe_config, DRM_MODE_DPMS_ON);
Adam Jackson637f44d2013-03-25 15:40:05 -0400300}
301
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000302static enum drm_mode_status
303intel_crt_mode_valid(struct drm_connector *connector,
304 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800305{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800306 struct drm_device *dev = connector->dev;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100307 struct drm_i915_private *dev_priv = to_i915(dev);
308 int max_dotclk = dev_priv->max_dotclk_freq;
Ville Syrjälädebded82016-02-17 21:41:13 +0200309 int max_clock;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800310
Jesse Barnes79e53942008-11-07 14:24:08 -0800311 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
312 return MODE_NO_DBLESCAN;
313
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800314 if (mode->clock < 25000)
315 return MODE_CLOCK_LOW;
316
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100317 if (HAS_PCH_LPT(dev_priv))
Ville Syrjälädebded82016-02-17 21:41:13 +0200318 max_clock = 180000;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +0100319 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälädebded82016-02-17 21:41:13 +0200320 /*
321 * 270 MHz due to current DPLL limits,
322 * DAC limit supposedly 355 MHz.
323 */
324 max_clock = 270000;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100325 else if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800326 max_clock = 400000;
Ville Syrjälädebded82016-02-17 21:41:13 +0200327 else
328 max_clock = 350000;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800329 if (mode->clock > max_clock)
330 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800331
Mika Kaholaf8700b32016-02-02 15:16:42 +0200332 if (mode->clock > max_dotclk)
333 return MODE_CLOCK_HIGH;
334
Paulo Zanonid4b19312012-11-29 11:29:32 -0200335 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100336 if (HAS_PCH_LPT(dev_priv) &&
Paulo Zanonid4b19312012-11-29 11:29:32 -0200337 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
338 return MODE_CLOCK_HIGH;
339
Jesse Barnes79e53942008-11-07 14:24:08 -0800340 return MODE_OK;
341}
342
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100343static bool intel_crt_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200344 struct intel_crtc_state *pipe_config,
345 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800346{
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100347 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100348
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100349 if (HAS_PCH_SPLIT(dev_priv))
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100350 pipe_config->has_pch_encoder = true;
351
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200352 /* LPT FDI RX only supports 8bpc. */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100353 if (HAS_PCH_LPT(dev_priv)) {
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200354 if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
355 DRM_DEBUG_KMS("LPT only supports 24bpp\n");
356 return false;
357 }
358
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200359 pipe_config->pipe_bpp = 24;
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200360 }
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200361
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200362 /* FDI must always be 2.7 GHz */
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100363 if (HAS_DDI(dev_priv))
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200364 pipe_config->port_clock = 135000 * 2;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100365
Jesse Barnes79e53942008-11-07 14:24:08 -0800366 return true;
367}
368
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500369static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800370{
371 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800372 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100373 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800374 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800375 bool ret;
376
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800377 /* The first time through, trigger an explicit detection cycle */
378 if (crt->force_hotplug_required) {
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100379 bool turn_off_dac = HAS_PCH_SPLIT(dev_priv);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800380 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800381
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800382 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000383
Ville Syrjäläca54b812013-01-25 21:44:42 +0200384 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800385 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000386
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800387 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
388 if (turn_off_dac)
389 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800390
Ville Syrjäläca54b812013-01-25 21:44:42 +0200391 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800392
Chris Wilsone1672d12016-06-30 15:32:49 +0100393 if (intel_wait_for_register(dev_priv,
394 crt->adpa_reg,
395 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
396 1000))
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800397 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800398
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800399 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200400 I915_WRITE(crt->adpa_reg, save_adpa);
401 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800402 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800403 }
404
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200406 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800407 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 ret = true;
409 else
410 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800411 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800412
Zhenyu Wang2c072452009-06-05 15:38:42 +0800413 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800414}
415
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700416static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
417{
418 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200419 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100420 struct drm_i915_private *dev_priv = to_i915(dev);
Lyudeb236d7c82016-06-21 17:03:43 -0400421 bool reenable_hpd;
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700422 u32 adpa;
423 bool ret;
424 u32 save_adpa;
425
Lyudeb236d7c82016-06-21 17:03:43 -0400426 /*
427 * Doing a force trigger causes a hpd interrupt to get sent, which can
428 * get us stuck in a loop if we're polling:
429 * - We enable power wells and reset the ADPA
430 * - output_poll_exec does force probe on VGA, triggering a hpd
431 * - HPD handler waits for poll to unlock dev->mode_config.mutex
432 * - output_poll_exec shuts off the ADPA, unlocks
433 * dev->mode_config.mutex
434 * - HPD handler runs, resets ADPA and brings us back to the start
435 *
436 * Just disable HPD interrupts here to prevent this
437 */
438 reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);
439
Ville Syrjäläca54b812013-01-25 21:44:42 +0200440 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700441 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
442
443 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
444
Ville Syrjäläca54b812013-01-25 21:44:42 +0200445 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700446
Chris Wilsona522ae42016-06-30 15:32:50 +0100447 if (intel_wait_for_register(dev_priv,
448 crt->adpa_reg,
449 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
450 1000)) {
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700451 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200452 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700453 }
454
455 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200456 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700457 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
458 ret = true;
459 else
460 ret = false;
461
462 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
463
Lyudeb236d7c82016-06-21 17:03:43 -0400464 if (reenable_hpd)
465 intel_hpd_enable(dev_priv, crt->base.hpd_pin);
466
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700467 return ret;
468}
469
Jesse Barnes79e53942008-11-07 14:24:08 -0800470/**
471 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
472 *
473 * Not for i915G/i915GM
474 *
475 * \return true if CRT is connected.
476 * \return false if CRT is disconnected.
477 */
478static bool intel_crt_detect_hotplug(struct drm_connector *connector)
479{
480 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100481 struct drm_i915_private *dev_priv = to_i915(dev);
Egbert Eich0706f172015-09-23 16:15:27 +0200482 u32 stat;
Adam Jackson7a772c42010-05-24 16:46:29 -0400483 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800484 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100486 if (HAS_PCH_SPLIT(dev_priv))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500487 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800488
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +0100489 if (IS_VALLEYVIEW(dev_priv))
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700490 return valleyview_crt_detect_hotplug(connector);
491
Zhao Yakui771cb082009-03-03 18:07:52 +0800492 /*
493 * On 4 series desktop, CRT detect sequence need to be done twice
494 * to get a reliable result.
495 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100497 if (IS_G4X(dev_priv) && !IS_GM45(dev_priv))
Zhao Yakui771cb082009-03-03 18:07:52 +0800498 tries = 2;
499 else
500 tries = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800501
Zhao Yakui771cb082009-03-03 18:07:52 +0800502 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800503 /* turn on the FORCE_DETECT */
Egbert Eich0706f172015-09-23 16:15:27 +0200504 i915_hotplug_interrupt_update(dev_priv,
505 CRT_HOTPLUG_FORCE_DETECT,
506 CRT_HOTPLUG_FORCE_DETECT);
Zhao Yakui771cb082009-03-03 18:07:52 +0800507 /* wait for FORCE_DETECT to go off */
Chris Wilsonfd3790d2016-06-30 15:32:51 +0100508 if (intel_wait_for_register(dev_priv, PORT_HOTPLUG_EN,
509 CRT_HOTPLUG_FORCE_DETECT, 0,
510 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100511 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800512 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Adam Jackson7a772c42010-05-24 16:46:29 -0400514 stat = I915_READ(PORT_HOTPLUG_STAT);
515 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
516 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800517
Adam Jackson7a772c42010-05-24 16:46:29 -0400518 /* clear the interrupt we just generated, if any */
519 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
520
Egbert Eich0706f172015-09-23 16:15:27 +0200521 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
Adam Jackson7a772c42010-05-24 16:46:29 -0400522
523 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800524}
525
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300526static struct edid *intel_crt_get_edid(struct drm_connector *connector,
527 struct i2c_adapter *i2c)
528{
529 struct edid *edid;
530
531 edid = drm_get_edid(connector, i2c);
532
533 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
534 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
535 intel_gmbus_force_bit(i2c, true);
536 edid = drm_get_edid(connector, i2c);
537 intel_gmbus_force_bit(i2c, false);
538 }
539
540 return edid;
541}
542
543/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
544static int intel_crt_ddc_get_modes(struct drm_connector *connector,
545 struct i2c_adapter *adapter)
546{
547 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300548 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300549
550 edid = intel_crt_get_edid(connector, adapter);
551 if (!edid)
552 return 0;
553
Jani Nikulaebda95a2012-10-19 14:51:51 +0300554 ret = intel_connector_update_modes(connector, edid);
555 kfree(edid);
556
557 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300558}
559
David Müllerf5afcd32011-01-06 12:29:32 +0000560static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561{
David Müllerf5afcd32011-01-06 12:29:32 +0000562 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100563 struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200564 struct edid *edid;
565 struct i2c_adapter *i2c;
Ander Conselvan de Oliveirac96b63a2017-01-20 16:28:42 +0200566 bool ret = false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800567
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200568 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300570 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300571 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000572
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200573 if (edid) {
574 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
575
David Müllerf5afcd32011-01-06 12:29:32 +0000576 /*
577 * This may be a DVI-I connector with a shared DDC
578 * link between analog and digital outputs, so we
579 * have to check the EDID input spec of the attached device.
580 */
David Müllerf5afcd32011-01-06 12:29:32 +0000581 if (!is_digital) {
582 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
Ander Conselvan de Oliveirac96b63a2017-01-20 16:28:42 +0200583 ret = true;
584 } else {
585 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
David Müllerf5afcd32011-01-06 12:29:32 +0000586 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200587 } else {
588 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100589 }
590
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200591 kfree(edid);
592
Ander Conselvan de Oliveirac96b63a2017-01-20 16:28:42 +0200593 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594}
595
Ma Linge4a5d54f2009-05-26 11:31:00 +0800596static enum drm_connector_status
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100597intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
Ma Linge4a5d54f2009-05-26 11:31:00 +0800598{
Chris Wilson71731882011-04-19 23:10:58 +0100599 struct drm_device *dev = crt->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100600 struct drm_i915_private *dev_priv = to_i915(dev);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800601 uint32_t save_bclrpat;
602 uint32_t save_vtotal;
603 uint32_t vtotal, vactive;
604 uint32_t vsample;
605 uint32_t vblank, vblank_start, vblank_end;
606 uint32_t dsl;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200607 i915_reg_t bclrpat_reg, vtotal_reg,
608 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
Ma Linge4a5d54f2009-05-26 11:31:00 +0800609 uint8_t st00;
610 enum drm_connector_status status;
611
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100612 DRM_DEBUG_KMS("starting load-detect on CRT\n");
613
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800614 bclrpat_reg = BCLRPAT(pipe);
615 vtotal_reg = VTOTAL(pipe);
616 vblank_reg = VBLANK(pipe);
617 vsync_reg = VSYNC(pipe);
618 pipeconf_reg = PIPECONF(pipe);
619 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800620
621 save_bclrpat = I915_READ(bclrpat_reg);
622 save_vtotal = I915_READ(vtotal_reg);
623 vblank = I915_READ(vblank_reg);
624
625 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
626 vactive = (save_vtotal & 0x7ff) + 1;
627
628 vblank_start = (vblank & 0xfff) + 1;
629 vblank_end = ((vblank >> 16) & 0xfff) + 1;
630
631 /* Set the border color to purple. */
632 I915_WRITE(bclrpat_reg, 0x500050);
633
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100634 if (!IS_GEN2(dev_priv)) {
Ma Linge4a5d54f2009-05-26 11:31:00 +0800635 uint32_t pipeconf = I915_READ(pipeconf_reg);
636 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100637 POSTING_READ(pipeconf_reg);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800638 /* Wait for next Vblank to substitue
639 * border color for Color info */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +0200640 intel_wait_for_vblank(dev_priv, pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200641 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800642 status = ((st00 & (1 << 4)) != 0) ?
643 connector_status_connected :
644 connector_status_disconnected;
645
646 I915_WRITE(pipeconf_reg, pipeconf);
647 } else {
648 bool restore_vblank = false;
649 int count, detect;
650
651 /*
652 * If there isn't any border, add some.
653 * Yes, this will flicker
654 */
655 if (vblank_start <= vactive && vblank_end >= vtotal) {
656 uint32_t vsync = I915_READ(vsync_reg);
657 uint32_t vsync_start = (vsync & 0xffff) + 1;
658
659 vblank_start = vsync_start;
660 I915_WRITE(vblank_reg,
661 (vblank_start - 1) |
662 ((vblank_end - 1) << 16));
663 restore_vblank = true;
664 }
665 /* sample in the vertical border, selecting the larger one */
666 if (vblank_start - vactive >= vtotal - vblank_end)
667 vsample = (vblank_start + vactive) >> 1;
668 else
669 vsample = (vtotal + vblank_end) >> 1;
670
671 /*
672 * Wait for the border to be displayed
673 */
674 while (I915_READ(pipe_dsl_reg) >= vactive)
675 ;
676 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
677 ;
678 /*
679 * Watch ST00 for an entire scanline
680 */
681 detect = 0;
682 count = 0;
683 do {
684 count++;
685 /* Read the ST00 VGA status register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200686 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800687 if (st00 & (1 << 4))
688 detect++;
689 } while ((I915_READ(pipe_dsl_reg) == dsl));
690
691 /* restore vblank if necessary */
692 if (restore_vblank)
693 I915_WRITE(vblank_reg, vblank);
694 /*
695 * If more than 3/4 of the scanline detected a monitor,
696 * then it is assumed to be present. This works even on i830,
697 * where there isn't any way to force the border color across
698 * the screen
699 */
700 status = detect * 4 > count * 3 ?
701 connector_status_connected :
702 connector_status_disconnected;
703 }
704
705 /* Restore previous settings */
706 I915_WRITE(bclrpat_reg, save_bclrpat);
707
708 return status;
709}
710
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300711static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id)
712{
713 DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident);
714 return 1;
715}
716
717static const struct dmi_system_id intel_spurious_crt_detect[] = {
718 {
719 .callback = intel_spurious_crt_detect_dmi_callback,
720 .ident = "ACER ZGB",
721 .matches = {
722 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
723 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
724 },
725 },
Ville Syrjälä69a44b12016-09-26 12:20:46 +0300726 {
727 .callback = intel_spurious_crt_detect_dmi_callback,
728 .ident = "Intel DZ77BH-55K",
729 .matches = {
730 DMI_MATCH(DMI_BOARD_VENDOR, "Intel Corporation"),
731 DMI_MATCH(DMI_BOARD_NAME, "DZ77BH-55K"),
732 },
733 },
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300734 { }
735};
736
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200737static int
738intel_crt_detect(struct drm_connector *connector,
739 struct drm_modeset_acquire_ctx *ctx,
740 bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800741{
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000742 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000743 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200744 struct intel_encoder *intel_encoder = &crt->base;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200745 int status, ret;
Daniel Vettere95c8432012-04-20 21:03:36 +0200746 struct intel_load_detect_pipe tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Chris Wilson164c8592013-07-20 20:27:08 +0100748 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300749 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100750 force);
751
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300752 /* Skip machines without VGA that falsely report hotplug events */
753 if (dmi_check_system(intel_spurious_crt_detect))
754 return connector_status_disconnected;
755
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200756 intel_display_power_get(dev_priv, intel_encoder->power_domain);
Imre Deak671dedd2014-03-05 16:20:53 +0200757
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +0000758 if (I915_HAS_HOTPLUG(dev_priv)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200759 /* We can not rely on the HPD pin always being correctly wired
760 * up, for example many KVM do not pass it through, and so
761 * only trust an assertion that the monitor is connected.
762 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100763 if (intel_crt_detect_hotplug(connector)) {
764 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300765 status = connector_status_connected;
766 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200767 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800768 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800769 }
770
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300771 if (intel_crt_detect_ddc(connector)) {
772 status = connector_status_connected;
773 goto out;
774 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Daniel Vetteraaa37732012-06-16 15:30:32 +0200776 /* Load detection is broken on HPD capable machines. Whoever wants a
777 * broken monitor (without edid) to work behind a broken kvm (that fails
778 * to have the right resistors for HP detection) needs to fix this up.
779 * For now just bail out. */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000780 if (I915_HAS_HOTPLUG(dev_priv) && !i915_modparams.load_detect_test) {
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300781 status = connector_status_disconnected;
782 goto out;
783 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200784
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300785 if (!force) {
786 status = connector->status;
787 goto out;
788 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100789
Ma Linge4a5d54f2009-05-26 11:31:00 +0800790 /* for pre-945g platforms use load detect */
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200791 ret = intel_get_load_detect_pipe(connector, NULL, &tmp, ctx);
792 if (ret > 0) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200793 if (intel_crt_detect_ddc(connector))
794 status = connector_status_connected;
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000795 else if (INTEL_GEN(dev_priv) < 4)
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100796 status = intel_crt_load_detect(crt,
797 to_intel_crtc(connector->state->crtc)->pipe);
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000798 else if (i915_modparams.load_detect_test)
Maarten Lankhorst32fff612016-03-01 17:04:01 +0100799 status = connector_status_disconnected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100800 else
801 status = connector_status_unknown;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200802 intel_release_load_detect_pipe(connector, &tmp, ctx);
803 } else if (ret == 0)
Daniel Vettere95c8432012-04-20 21:03:36 +0200804 status = connector_status_unknown;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200805 else if (ret < 0)
806 status = ret;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300807
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300808out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200809 intel_display_power_put(dev_priv, intel_encoder->power_domain);
Ma Linge4a5d54f2009-05-26 11:31:00 +0800810 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800811}
812
813static void intel_crt_destroy(struct drm_connector *connector)
814{
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 drm_connector_cleanup(connector);
816 kfree(connector);
817}
818
819static int intel_crt_get_modes(struct drm_connector *connector)
820{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800821 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100822 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak671dedd2014-03-05 16:20:53 +0200823 struct intel_crt *crt = intel_attached_crt(connector);
824 struct intel_encoder *intel_encoder = &crt->base;
Chris Wilson890f3352010-09-14 16:46:59 +0100825 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800826 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800827
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200828 intel_display_power_get(dev_priv, intel_encoder->power_domain);
Imre Deak671dedd2014-03-05 16:20:53 +0200829
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300830 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300831 ret = intel_crt_ddc_get_modes(connector, i2c);
Tvrtko Ursulin9beb5fe2016-10-13 11:03:06 +0100832 if (ret || !IS_G4X(dev_priv))
Imre Deak671dedd2014-03-05 16:20:53 +0200833 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800834
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800835 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Jani Nikula988c7012015-03-27 00:20:19 +0200836 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200837 ret = intel_crt_ddc_get_modes(connector, i2c);
838
839out:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200840 intel_display_power_put(dev_priv, intel_encoder->power_domain);
Imre Deak671dedd2014-03-05 16:20:53 +0200841
842 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800843}
844
Lyude9504a892016-06-21 17:03:42 -0400845void intel_crt_reset(struct drm_encoder *encoder)
Chris Wilsonf3269052011-01-24 15:17:08 +0000846{
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000847 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Lyude28cf71c2016-06-21 17:03:41 -0400848 struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
Chris Wilsonf3269052011-01-24 15:17:08 +0000849
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000850 if (INTEL_GEN(dev_priv) >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200851 u32 adpa;
852
Ville Syrjäläca54b812013-01-25 21:44:42 +0200853 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200854 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
855 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200856 I915_WRITE(crt->adpa_reg, adpa);
857 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200858
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300859 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000860 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200861 }
862
Chris Wilsonf3269052011-01-24 15:17:08 +0000863}
864
Jesse Barnes79e53942008-11-07 14:24:08 -0800865/*
866 * Routines for controlling stuff on the analog port
867 */
868
Jesse Barnes79e53942008-11-07 14:24:08 -0800869static const struct drm_connector_funcs intel_crt_connector_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800870 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +0100871 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +0100872 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -0800873 .destroy = intel_crt_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -0800874 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200875 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -0800876};
877
878static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +0200879 .detect_ctx = intel_crt_detect,
Jesse Barnes79e53942008-11-07 14:24:08 -0800880 .mode_valid = intel_crt_mode_valid,
881 .get_modes = intel_crt_get_modes,
Jesse Barnes79e53942008-11-07 14:24:08 -0800882};
883
Jesse Barnes79e53942008-11-07 14:24:08 -0800884static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Lyude28cf71c2016-06-21 17:03:41 -0400885 .reset = intel_crt_reset,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100886 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800887};
888
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +0200889void intel_crt_init(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -0800890{
891 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000892 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800893 struct intel_connector *intel_connector;
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200894 i915_reg_t adpa_reg;
895 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800896
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100897 if (HAS_PCH_SPLIT(dev_priv))
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200898 adpa_reg = PCH_ADPA;
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +0100899 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200900 adpa_reg = VLV_ADPA;
901 else
902 adpa_reg = ADPA;
903
904 adpa = I915_READ(adpa_reg);
905 if ((adpa & ADPA_DAC_ENABLE) == 0) {
906 /*
907 * On some machines (some IVB at least) CRT can be
908 * fused off, but there's no known fuse bit to
909 * indicate that. On these machine the ADPA register
910 * works normally, except the DAC enable bit won't
911 * take. So the only way to tell is attempt to enable
912 * it and see what happens.
913 */
914 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
915 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
916 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
917 return;
918 I915_WRITE(adpa_reg, adpa);
919 }
920
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000921 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
922 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800923 return;
924
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300925 intel_connector = intel_connector_alloc();
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800926 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000927 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800928 return;
929 }
930
931 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400932 crt->connector = intel_connector;
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +0200933 drm_connector_init(&dev_priv->drm, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800934 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
935
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +0200936 drm_encoder_init(&dev_priv->drm, &crt->base.base, &intel_crt_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +0300937 DRM_MODE_ENCODER_DAC, "CRT");
Jesse Barnes79e53942008-11-07 14:24:08 -0800938
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000939 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800940
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000941 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200942 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100943 if (IS_I830(dev_priv))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300944 crt->base.crtc_mask = (1 << 0);
945 else
Keith Packard08268742012-08-13 21:34:45 -0700946 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300947
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100948 if (IS_GEN2(dev_priv))
Daniel Vetterdbb02572012-01-28 14:49:23 +0100949 connector->interlace_allowed = 0;
950 else
951 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800952 connector->doublescan_allowed = 0;
953
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200954 crt->adpa_reg = adpa_reg;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700955
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200956 crt->base.power_domain = POWER_DOMAIN_PORT_CRT;
957
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +0000958 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300959 !dmi_check_system(intel_spurious_crt_detect))
Egbert Eich1d843f92013-02-25 12:06:49 -0500960 crt->base.hpd_pin = HPD_CRT;
Jani Nikulac5ce4ef2017-10-05 13:52:14 +0300961
962 crt->base.compute_config = intel_crt_compute_config;
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +0100963 if (HAS_DDI(dev_priv)) {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700964 crt->base.port = PORT_E;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200965 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200966 crt->base.get_hw_state = intel_ddi_get_hw_state;
Jani Nikula51c4fa62017-10-05 13:52:10 +0300967 crt->base.pre_pll_enable = hsw_pre_pll_enable_crt;
968 crt->base.pre_enable = hsw_pre_enable_crt;
969 crt->base.enable = hsw_enable_crt;
Jani Nikula3daa3ce2017-10-05 13:52:11 +0300970 crt->base.disable = hsw_disable_crt;
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200971 crt->base.post_disable = hsw_post_disable_crt;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200972 } else {
Jani Nikulac5ce4ef2017-10-05 13:52:14 +0300973 if (HAS_PCH_SPLIT(dev_priv)) {
974 crt->base.disable = pch_disable_crt;
975 crt->base.post_disable = pch_post_disable_crt;
976 } else {
977 crt->base.disable = intel_disable_crt;
978 }
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700979 crt->base.port = PORT_NONE;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200980 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200981 crt->base.get_hw_state = intel_crt_get_hw_state;
Jani Nikula51c4fa62017-10-05 13:52:10 +0300982 crt->base.enable = intel_enable_crt;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200983 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200984 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200985
Jesse Barnes79e53942008-11-07 14:24:08 -0800986 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
987
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +0000988 if (!I915_HAS_HOTPLUG(dev_priv))
Egbert Eich821450c2013-04-16 13:36:55 +0200989 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000990
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800991 /*
992 * Configure the automatic hotplug detection stuff
993 */
994 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800995
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200996 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000997 * TODO: find a proper way to discover whether we need to set the the
998 * polarity and link reversal bits or not, instead of relying on the
999 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001000 */
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01001001 if (HAS_PCH_LPT(dev_priv)) {
Damien Lespiau3e683202012-12-11 18:48:29 +00001002 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
1003 FDI_RX_LINK_REVERSAL_OVERRIDE;
1004
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001005 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
Damien Lespiau3e683202012-12-11 18:48:29 +00001006 }
Daniel Vetter754970e2014-01-16 22:28:44 +01001007
Lyude28cf71c2016-06-21 17:03:41 -04001008 intel_crt_reset(&crt->base.base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001009}