blob: f118a938dcaff99244f683f4be856fb2ff3b171b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Jesse Barnese5747e32014-06-12 08:35:47 -070031#include <linux/acpi.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030035#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Lukas Wunner704ab612016-01-11 20:09:20 +010038#include <linux/apple-gmux.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040040#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030041#include <linux/pm_runtime.h>
Lukas Wunner704ab612016-01-11 20:09:20 +010042#include <linux/vgaarb.h>
43#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Kristian Høgsberg112b7152009-01-04 16:55:33 -050046static struct drm_driver driver;
47
Antti Koskipaaa57c7742014-02-04 14:22:24 +020048#define GEN_DEFAULT_PIPEOFFSETS \
49 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
50 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
51 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
52 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020053 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
54
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030055#define GEN_CHV_PIPEOFFSETS \
56 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
57 CHV_PIPE_C_OFFSET }, \
58 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
59 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030060 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
61 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020062
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030063#define CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
65
66#define IVB_CURSOR_OFFSETS \
67 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
68
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000069#define BDW_COLORS \
70 .color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
71
Tobias Klauser9a7e8492010-05-20 10:33:46 +020072static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070073 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010074 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070075 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020076 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030077 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050078};
79
Tobias Klauser9a7e8492010-05-20 10:33:46 +020080static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070081 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010082 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070083 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020084 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030085 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050086};
87
Tobias Klauser9a7e8492010-05-20 10:33:46 +020088static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070089 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040090 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010091 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020092 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070093 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020094 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030095 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050096};
97
Tobias Klauser9a7e8492010-05-20 10:33:46 +020098static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070099 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100100 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700101 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200102 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300103 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500104};
105
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200106static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700107 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100108 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700109 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300111 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500112};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200113static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700114 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500115 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100116 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100117 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200118 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700119 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200120 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300121 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500122};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200123static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700124 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100125 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700126 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200127 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300128 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500129};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200130static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700131 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500132 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100133 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100134 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200135 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700136 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200137 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300138 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500139};
140
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200141static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700142 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100143 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100144 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700145 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200146 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300147 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500148};
149
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200150static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700151 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000152 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100153 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100154 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700155 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200156 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300157 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500158};
159
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200160static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700161 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100162 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100163 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700164 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200165 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300166 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500167};
168
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200169static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700170 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100171 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700172 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200173 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300174 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500175};
176
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200177static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700178 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000179 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100180 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100181 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700182 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200183 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300184 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500185};
186
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200187static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700188 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100189 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100190 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200191 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300192 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500193};
194
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200195static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700196 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200197 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700198 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200199 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300200 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500201};
202
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200203static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700204 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000205 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700206 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700207 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200208 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300209 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500210};
211
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200212static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700213 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100214 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200215 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700216 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200217 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200218 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300219 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800220};
221
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200222static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700223 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100224 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800225 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700226 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200227 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200228 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300229 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800230};
231
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700232#define GEN7_FEATURES \
233 .gen = 7, .num_pipes = 3, \
234 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200235 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700236 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800237 .has_llc = 1, \
238 GEN_DEFAULT_PIPEOFFSETS, \
239 IVB_CURSOR_OFFSETS
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700240
Jesse Barnesc76b6152011-04-28 14:32:07 -0700241static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700242 GEN7_FEATURES,
243 .is_ivybridge = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700244};
245
246static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700247 GEN7_FEATURES,
248 .is_ivybridge = 1,
249 .is_mobile = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700250};
251
Ben Widawsky999bcde2013-04-05 13:12:45 -0700252static const struct intel_device_info intel_ivybridge_q_info = {
253 GEN7_FEATURES,
254 .is_ivybridge = 1,
255 .num_pipes = 0, /* legal, last one wins */
256};
257
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800258#define VLV_FEATURES \
259 .gen = 7, .num_pipes = 2, \
260 .need_gfx_hws = 1, .has_hotplug = 1, \
261 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
262 .display_mmio_offset = VLV_DISPLAY_BASE, \
263 GEN_DEFAULT_PIPEOFFSETS, \
264 CURSOR_OFFSETS
265
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700266static const struct intel_device_info intel_valleyview_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800267 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700268 .is_valleyview = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800269 .is_mobile = 1,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700270};
271
272static const struct intel_device_info intel_valleyview_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800273 VLV_FEATURES,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700274 .is_valleyview = 1,
275};
276
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800277#define HSW_FEATURES \
278 GEN7_FEATURES, \
279 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
280 .has_ddi = 1, \
281 .has_fpga_dbg = 1
282
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300283static const struct intel_device_info intel_haswell_d_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800284 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700285 .is_haswell = 1,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300286};
287
288static const struct intel_device_info intel_haswell_m_info = {
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800289 HSW_FEATURES,
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700290 .is_haswell = 1,
291 .is_mobile = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500292};
293
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000294#define BDW_FEATURES \
295 HSW_FEATURES, \
296 BDW_COLORS
297
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800298static const struct intel_device_info intel_broadwell_d_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000299 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800300 .gen = 8,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800301};
302
303static const struct intel_device_info intel_broadwell_m_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000304 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800305 .gen = 8, .is_mobile = 1,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800306};
307
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800308static const struct intel_device_info intel_broadwell_gt3d_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000309 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800310 .gen = 8,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800311 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800312};
313
314static const struct intel_device_info intel_broadwell_gt3m_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000315 BDW_FEATURES,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800316 .gen = 8, .is_mobile = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800317 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800318};
319
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300320static const struct intel_device_info intel_cherryview_info = {
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300321 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300322 .need_gfx_hws = 1, .has_hotplug = 1,
323 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Wayne Boyer666a4532015-12-09 12:29:35 -0800324 .is_cherryview = 1,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300325 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300326 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300327 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300328};
329
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000330static const struct intel_device_info intel_skylake_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000331 BDW_FEATURES,
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530332 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800333 .gen = 9,
Damien Lespiau72bbf0a2013-02-13 15:27:37 +0000334};
335
Damien Lespiau719388e2015-02-04 13:22:27 +0000336static const struct intel_device_info intel_skylake_gt3_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000337 BDW_FEATURES,
Damien Lespiau719388e2015-02-04 13:22:27 +0000338 .is_skylake = 1,
Wayne Boyer6a8beef2015-12-02 13:28:14 -0800339 .gen = 9,
Damien Lespiau719388e2015-02-04 13:22:27 +0000340 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Damien Lespiau719388e2015-02-04 13:22:27 +0000341};
342
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200343static const struct intel_device_info intel_broxton_info = {
344 .is_preliminary = 1,
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700345 .is_broxton = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200346 .gen = 9,
347 .need_gfx_hws = 1, .has_hotplug = 1,
348 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
349 .num_pipes = 3,
350 .has_ddi = 1,
Paulo Zanoni6c908bf2015-08-25 19:03:41 -0300351 .has_fpga_dbg = 1,
Daisy Sunce89db22015-03-17 11:39:28 +0200352 .has_fbc = 1,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200353 GEN_DEFAULT_PIPEOFFSETS,
354 IVB_CURSOR_OFFSETS,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000355 BDW_COLORS,
Damien Lespiau1347f5b2015-03-17 11:39:27 +0200356};
357
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700358static const struct intel_device_info intel_kabylake_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000359 BDW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700360 .is_preliminary = 1,
361 .is_kabylake = 1,
362 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700363};
364
365static const struct intel_device_info intel_kabylake_gt3_info = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000366 BDW_FEATURES,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700367 .is_preliminary = 1,
368 .is_kabylake = 1,
369 .gen = 9,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700370 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700371};
372
Jesse Barnesa0a18072013-07-26 13:32:51 -0700373/*
374 * Make sure any device matches here are from most specific to most
375 * general. For example, since the Quanta match is based on the subsystem
376 * and subvendor IDs, we need it to come before the more general IVB
377 * PCI ID matches, otherwise we'll use the wrong info struct above.
378 */
Jani Nikula3cb27f32015-10-28 19:33:09 +0200379static const struct pci_device_id pciidlist[] = {
380 INTEL_I830_IDS(&intel_i830_info),
381 INTEL_I845G_IDS(&intel_845g_info),
382 INTEL_I85X_IDS(&intel_i85x_info),
383 INTEL_I865G_IDS(&intel_i865g_info),
384 INTEL_I915G_IDS(&intel_i915g_info),
385 INTEL_I915GM_IDS(&intel_i915gm_info),
386 INTEL_I945G_IDS(&intel_i945g_info),
387 INTEL_I945GM_IDS(&intel_i945gm_info),
388 INTEL_I965G_IDS(&intel_i965g_info),
389 INTEL_G33_IDS(&intel_g33_info),
390 INTEL_I965GM_IDS(&intel_i965gm_info),
391 INTEL_GM45_IDS(&intel_gm45_info),
392 INTEL_G45_IDS(&intel_g45_info),
393 INTEL_PINEVIEW_IDS(&intel_pineview_info),
394 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
395 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
396 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
397 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
398 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
399 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
400 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
401 INTEL_HSW_D_IDS(&intel_haswell_d_info),
402 INTEL_HSW_M_IDS(&intel_haswell_m_info),
403 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
404 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
405 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
406 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
407 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
408 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
409 INTEL_CHV_IDS(&intel_cherryview_info),
410 INTEL_SKL_GT1_IDS(&intel_skylake_info),
411 INTEL_SKL_GT2_IDS(&intel_skylake_info),
412 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
Mika Kuoppala15620202015-11-06 14:11:16 +0200413 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
Jani Nikula3cb27f32015-10-28 19:33:09 +0200414 INTEL_BXT_IDS(&intel_broxton_info),
Deepak Sd97044b2015-10-28 12:19:51 -0700415 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
416 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
417 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
Deepak S8b10c0c2015-10-28 12:21:12 -0700418 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500419 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420};
421
Jesse Barnes79e53942008-11-07 14:24:08 -0800422MODULE_DEVICE_TABLE(pci, pciidlist);
Jesse Barnes79e53942008-11-07 14:24:08 -0800423
Robert Beckett30c964a2015-08-28 13:10:22 +0100424static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
425{
426 enum intel_pch ret = PCH_NOP;
427
428 /*
429 * In a virtualized passthrough environment we can be in a
430 * setup where the ISA bridge is not able to be passed through.
431 * In this case, a south bridge can be emulated and we have to
432 * make an educated guess as to which PCH is really there.
433 */
434
435 if (IS_GEN5(dev)) {
436 ret = PCH_IBX;
437 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
438 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
439 ret = PCH_CPT;
440 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
441 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
442 ret = PCH_LPT;
443 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700444 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100445 ret = PCH_SPT;
446 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
447 }
448
449 return ret;
450}
451
Akshay Joshi0206e352011-08-16 15:34:10 -0400452void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800453{
454 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200455 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800456
Ben Widawskyce1bb322013-04-05 13:12:44 -0700457 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
458 * (which really amounts to a PCH but no South Display).
459 */
460 if (INTEL_INFO(dev)->num_pipes == 0) {
461 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700462 return;
463 }
464
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800465 /*
466 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
467 * make graphics device passthrough work easy for VMM, that only
468 * need to expose ISA bridge to let driver know the real hardware
469 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800470 *
471 * In some virtualized environments (e.g. XEN), there is irrelevant
472 * ISA bridge in the system. To work reliably, we should scan trhough
473 * all the ISA bridge devices and check for the first match, instead
474 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800475 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200476 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800477 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200478 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200479 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800480
Jesse Barnes90711d52011-04-28 14:48:02 -0700481 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
482 dev_priv->pch_type = PCH_IBX;
483 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100484 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700485 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800486 dev_priv->pch_type = PCH_CPT;
487 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100488 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700489 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
490 /* PantherPoint is CPT compatible */
491 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300492 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100493 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300494 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
495 dev_priv->pch_type = PCH_LPT;
496 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800497 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
498 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
Ben Widawskye76e0632013-11-07 21:40:41 -0800499 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
500 dev_priv->pch_type = PCH_LPT;
501 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800502 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
503 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530504 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
505 dev_priv->pch_type = PCH_SPT;
506 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700507 WARN_ON(!IS_SKYLAKE(dev) &&
508 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530509 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
510 dev_priv->pch_type = PCH_SPT;
511 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700512 WARN_ON(!IS_SKYLAKE(dev) &&
513 !IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100514 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700515 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100516 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
517 pch->subsystem_vendor == 0x1af4 &&
518 pch->subsystem_device == 0x1100)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100519 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200520 } else
521 continue;
522
Rui Guo6a9c4b32013-06-19 21:10:23 +0800523 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800524 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800525 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800526 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200527 DRM_DEBUG_KMS("No PCH found.\n");
528
529 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800530}
531
Ben Widawsky2911a352012-04-05 14:47:36 -0700532bool i915_semaphore_is_enabled(struct drm_device *dev)
533{
534 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100535 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700536
Jani Nikulad330a952014-01-21 11:24:25 +0200537 if (i915.semaphores >= 0)
538 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700539
Oscar Mateo71386ef2014-07-24 17:04:44 +0100540 /* TODO: make semaphores and Execlists play nicely together */
541 if (i915.enable_execlists)
542 return false;
543
Rodrigo Vivibe71eab2014-08-04 11:15:19 -0700544 /* Until we get further testing... */
545 if (IS_GEN8(dev))
546 return false;
547
Daniel Vetter59de3292012-04-02 20:48:43 +0200548#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700549 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200550 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
551 return false;
552#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700553
Daniel Vettera08acaf2013-12-17 09:56:53 +0100554 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700555}
556
Imre Deak07f9cd02014-08-18 14:42:45 +0300557static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
558{
559 struct drm_device *dev = dev_priv->dev;
Jani Nikula19c80542015-12-16 12:48:16 +0200560 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +0300561
562 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +0200563 for_each_intel_encoder(dev, encoder)
564 if (encoder->suspend)
565 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +0300566 drm_modeset_unlock_all(dev);
567}
568
Sagar Kambleebc32822014-08-13 23:07:05 +0530569static int intel_suspend_complete(struct drm_i915_private *dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200570static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
571 bool rpm_resume);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100572static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +0530573
Imre Deakbc872292015-11-18 17:32:30 +0200574static bool suspend_to_idle(struct drm_i915_private *dev_priv)
575{
576#if IS_ENABLED(CONFIG_ACPI_SLEEP)
577 if (acpi_target_system_state() < ACPI_STATE_S3)
578 return true;
579#endif
580 return false;
581}
Sagar Kambleebc32822014-08-13 23:07:05 +0530582
Imre Deak5e365c32014-10-23 19:23:25 +0300583static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100584{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnese5747e32014-06-12 08:35:47 -0700586 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +0100587 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100588
Zhang Ruib8efb172013-02-05 15:41:53 +0800589 /* ignore lid events during suspend */
590 mutex_lock(&dev_priv->modeset_restore_lock);
591 dev_priv->modeset_restore = MODESET_SUSPENDED;
592 mutex_unlock(&dev_priv->modeset_restore_lock);
593
Imre Deak1f814da2015-12-16 02:52:19 +0200594 disable_rpm_wakeref_asserts(dev_priv);
595
Paulo Zanonic67a4702013-08-19 13:18:09 -0300596 /* We do a lot of poking in a lot of registers, make sure they work
597 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200598 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200599
Dave Airlie5bcf7192010-12-07 09:20:40 +1000600 drm_kms_helper_poll_disable(dev);
601
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100602 pci_save_state(dev->pdev);
603
Daniel Vetterd5818932015-02-23 12:03:26 +0100604 error = i915_gem_suspend(dev);
605 if (error) {
606 dev_err(&dev->pdev->dev,
607 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +0200608 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100609 }
610
Alex Daia1c41992015-09-30 09:46:37 -0700611 intel_guc_suspend(dev);
612
Daniel Vetterd5818932015-02-23 12:03:26 +0100613 intel_suspend_gt_powersave(dev);
614
Maarten Lankhorst6b72d482015-06-01 12:49:47 +0200615 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100616
617 intel_dp_mst_suspend(dev);
618
619 intel_runtime_pm_disable_interrupts(dev_priv);
620 intel_hpd_cancel_work(dev_priv);
621
622 intel_suspend_encoders(dev_priv);
623
624 intel_suspend_hw(dev);
625
Ben Widawsky828c7902013-10-16 09:21:30 -0700626 i915_gem_suspend_gtt_mappings(dev);
627
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100628 i915_save_state(dev);
629
Imre Deakbc872292015-11-18 17:32:30 +0200630 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Jesse Barnese5747e32014-06-12 08:35:47 -0700631 intel_opregion_notify_adapter(dev, opregion_target_state);
632
Jesse Barnes156c7ca2014-06-12 08:35:45 -0700633 intel_uncore_forcewake_reset(dev, false);
Chris Wilson44834a62010-08-19 16:09:23 +0100634 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100635
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100636 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100637
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200638 dev_priv->suspend_count++;
639
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -0700640 intel_display_set_init_power(dev_priv, false);
641
Imre Deakf514c2d2015-10-28 23:59:06 +0200642 if (HAS_CSR(dev_priv))
643 flush_work(&dev_priv->csr.work);
644
Imre Deak1f814da2015-12-16 02:52:19 +0200645out:
646 enable_rpm_wakeref_asserts(dev_priv);
647
648 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100649}
650
Imre Deakab3be732015-03-02 13:04:41 +0200651static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +0300652{
653 struct drm_i915_private *dev_priv = drm_dev->dev_private;
Imre Deakbc872292015-11-18 17:32:30 +0200654 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +0300655 int ret;
656
Imre Deak1f814da2015-12-16 02:52:19 +0200657 disable_rpm_wakeref_asserts(dev_priv);
658
Imre Deakbc872292015-11-18 17:32:30 +0200659 fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
660 /*
661 * In case of firmware assisted context save/restore don't manually
662 * deinit the power domains. This also means the CSR/DMC firmware will
663 * stay active, it will power down any HW resources as required and
664 * also enable deeper system power states that would be blocked if the
665 * firmware was inactive.
666 */
667 if (!fw_csr)
668 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +0200669
Imre Deakc3c09c92014-10-23 19:23:15 +0300670 ret = intel_suspend_complete(dev_priv);
671
672 if (ret) {
673 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +0200674 if (!fw_csr)
675 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +0300676
Imre Deak1f814da2015-12-16 02:52:19 +0200677 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +0300678 }
679
680 pci_disable_device(drm_dev->pdev);
Imre Deakab3be732015-03-02 13:04:41 +0200681 /*
Imre Deak54875572015-06-30 17:06:47 +0300682 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +0200683 * the device even though it's already in D3 and hang the machine. So
684 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +0300685 * power down the device properly. The issue was seen on multiple old
686 * GENs with different BIOS vendors, so having an explicit blacklist
687 * is inpractical; apply the workaround on everything pre GEN6. The
688 * platforms where the issue was seen:
689 * Lenovo Thinkpad X301, X61s, X60, T60, X41
690 * Fujitsu FSC S7110
691 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +0200692 */
Imre Deak54875572015-06-30 17:06:47 +0300693 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
Imre Deakab3be732015-03-02 13:04:41 +0200694 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +0300695
Imre Deakbc872292015-11-18 17:32:30 +0200696 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
697
Imre Deak1f814da2015-12-16 02:52:19 +0200698out:
699 enable_rpm_wakeref_asserts(dev_priv);
700
701 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +0300702}
703
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200704int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100705{
706 int error;
707
708 if (!dev || !dev->dev_private) {
709 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700710 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000711 return -ENODEV;
712 }
713
Imre Deak0b14cbd2014-09-10 18:16:55 +0300714 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
715 state.event != PM_EVENT_FREEZE))
716 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +1000717
718 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
719 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100720
Imre Deak5e365c32014-10-23 19:23:25 +0300721 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100722 if (error)
723 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000724
Imre Deakab3be732015-03-02 13:04:41 +0200725 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000726}
727
Imre Deak5e365c32014-10-23 19:23:25 +0300728static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000729{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800730 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100731
Imre Deak1f814da2015-12-16 02:52:19 +0200732 disable_rpm_wakeref_asserts(dev_priv);
733
Daniel Vetterd5818932015-02-23 12:03:26 +0100734 mutex_lock(&dev->struct_mutex);
735 i915_gem_restore_gtt_mappings(dev);
736 mutex_unlock(&dev->struct_mutex);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300737
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100738 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100739 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100740
Daniel Vetterd5818932015-02-23 12:03:26 +0100741 intel_init_pch_refclk(dev);
742 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100743
Peter Antoine364aece2015-05-11 08:50:45 +0100744 /*
745 * Interrupts have to be enabled before any batches are run. If not the
746 * GPU will hang. i915_gem_init_hw() will initiate batches to
747 * update/restore the context.
748 *
749 * Modeset enabling in intel_modeset_init_hw() also needs working
750 * interrupts.
751 */
752 intel_runtime_pm_enable_interrupts(dev_priv);
753
Daniel Vetterd5818932015-02-23 12:03:26 +0100754 mutex_lock(&dev->struct_mutex);
755 if (i915_gem_init_hw(dev)) {
756 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +0200757 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800758 }
Daniel Vetterd5818932015-02-23 12:03:26 +0100759 mutex_unlock(&dev->struct_mutex);
760
Alex Daia1c41992015-09-30 09:46:37 -0700761 intel_guc_resume(dev);
762
Daniel Vetterd5818932015-02-23 12:03:26 +0100763 intel_modeset_init_hw(dev);
764
765 spin_lock_irq(&dev_priv->irq_lock);
766 if (dev_priv->display.hpd_irq_setup)
767 dev_priv->display.hpd_irq_setup(dev);
768 spin_unlock_irq(&dev_priv->irq_lock);
769
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200770 intel_display_resume(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +0100771
772 intel_dp_mst_resume(dev);
773
774 /*
775 * ... but also need to make sure that hotplug processing
776 * doesn't cause havoc. Like in the driver load code we don't
777 * bother with the tiny race here where we might loose hotplug
778 * notifications.
779 * */
780 intel_hpd_init(dev_priv);
781 /* Config may have changed between suspend and resume */
782 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800783
Chris Wilson44834a62010-08-19 16:09:23 +0100784 intel_opregion_init(dev);
785
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100786 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700787
Zhang Ruib8efb172013-02-05 15:41:53 +0800788 mutex_lock(&dev_priv->modeset_restore_lock);
789 dev_priv->modeset_restore = MODESET_DONE;
790 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200791
Jesse Barnese5747e32014-06-12 08:35:47 -0700792 intel_opregion_notify_adapter(dev, PCI_D0);
793
Imre Deakee6f2802014-10-23 19:23:22 +0300794 drm_kms_helper_poll_enable(dev);
795
Imre Deak1f814da2015-12-16 02:52:19 +0200796 enable_rpm_wakeref_asserts(dev_priv);
797
Chris Wilson074c6ad2014-04-09 09:19:43 +0100798 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100799}
800
Imre Deak5e365c32014-10-23 19:23:25 +0300801static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100802{
Imre Deak36d61e62014-10-23 19:23:24 +0300803 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200804 int ret = 0;
Imre Deak36d61e62014-10-23 19:23:24 +0300805
Imre Deak76c4b252014-04-01 19:55:22 +0300806 /*
807 * We have a resume ordering issue with the snd-hda driver also
808 * requiring our device to be power up. Due to the lack of a
809 * parent/child relationship we currently solve this with an early
810 * resume hook.
811 *
812 * FIXME: This should be solved with a special hdmi sink device or
813 * similar so that power domains can be employed.
814 */
Imre Deakbc872292015-11-18 17:32:30 +0200815 if (pci_enable_device(dev->pdev)) {
816 ret = -EIO;
817 goto out;
818 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100819
820 pci_set_master(dev->pdev);
821
Imre Deak1f814da2015-12-16 02:52:19 +0200822 disable_rpm_wakeref_asserts(dev_priv);
823
Wayne Boyer666a4532015-12-09 12:29:35 -0800824 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -0200825 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +0300826 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +0100827 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
828 ret);
Imre Deak36d61e62014-10-23 19:23:24 +0300829
830 intel_uncore_early_sanitize(dev, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200831
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100832 if (IS_BROXTON(dev))
833 ret = bxt_resume_prepare(dev_priv);
Damien Lespiaua9a6b732015-05-20 14:45:14 +0100834 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
835 hsw_disable_pc8(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -0200836
Imre Deak36d61e62014-10-23 19:23:24 +0300837 intel_uncore_sanitize(dev);
Imre Deakbc872292015-11-18 17:32:30 +0200838
839 if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
840 intel_power_domains_init_hw(dev_priv, true);
841
842out:
843 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +0300844
Imre Deak1f814da2015-12-16 02:52:19 +0200845 enable_rpm_wakeref_asserts(dev_priv);
846
Imre Deak36d61e62014-10-23 19:23:24 +0300847 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300848}
849
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +0200850int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +0300851{
Imre Deak50a00722014-10-23 19:23:17 +0300852 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +0300853
Imre Deak097dd832014-10-23 19:23:19 +0300854 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
855 return 0;
856
Imre Deak5e365c32014-10-23 19:23:25 +0300857 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +0300858 if (ret)
859 return ret;
860
Imre Deak5a175142014-10-23 19:23:18 +0300861 return i915_drm_resume(dev);
862}
863
Ben Gamari11ed50e2009-09-14 17:48:45 -0400864/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200865 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400866 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400867 *
868 * Reset the chip. Useful if a hang is detected. Returns zero on successful
869 * reset or otherwise an error code.
870 *
871 * Procedure is fairly simple:
872 * - reset the chip using the reset reg
873 * - re-init context state
874 * - re-init hardware status page
875 * - re-init ring buffer
876 * - re-init interrupt state
877 * - re-init display
878 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200879int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400880{
Jani Nikula50227e12014-03-31 14:27:21 +0300881 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100882 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700883 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400884
Imre Deakdbea3ce2014-12-15 18:59:28 +0200885 intel_reset_gt_powersave(dev);
886
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200887 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400888
Chris Wilson069efc12010-09-30 16:53:18 +0100889 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400890
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100891 simulated = dev_priv->gpu_error.stop_rings != 0;
892
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200893 ret = intel_gpu_reset(dev, ALL_ENGINES);
Daniel Vetter350d2702012-04-27 15:17:42 +0200894
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300895 /* Also reset the gpu hangman. */
896 if (simulated) {
897 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
898 dev_priv->gpu_error.stop_rings = 0;
899 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100900 DRM_INFO("Reset not implemented, but ignoring "
901 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300902 ret = 0;
903 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100904 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300905
Daniel Vetterd8f27162014-10-01 01:02:04 +0200906 if (i915_stop_ring_allow_warn(dev_priv))
907 pr_notice("drm/i915: Resetting chip after gpu hang\n");
908
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700909 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100910 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100911 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100912 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400913 }
914
Ville Syrjälä1362b772014-11-26 17:07:29 +0200915 intel_overlay_reset(dev_priv);
916
Ben Gamari11ed50e2009-09-14 17:48:45 -0400917 /* Ok, now get things going again... */
918
919 /*
920 * Everything depends on having the GTT running, so we need to start
921 * there. Fortunately we don't need to do this unless we reset the
922 * chip at a PCI level.
923 *
924 * Next we need to restore the context, but we don't use those
925 * yet either...
926 *
927 * Ring buffer needs to be re-initialized in the KMS case, or if X
928 * was running at the time of the reset (i.e. we weren't VT
929 * switched away).
930 */
McAulay, Alistair6689c162014-08-15 18:51:35 +0100931
Daniel Vetter33d30a92015-02-23 12:03:27 +0100932 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
933 dev_priv->gpu_error.reload_in_reset = true;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100934
Daniel Vetter33d30a92015-02-23 12:03:27 +0100935 ret = i915_gem_init_hw(dev);
McAulay, Alistair6689c162014-08-15 18:51:35 +0100936
Daniel Vetter33d30a92015-02-23 12:03:27 +0100937 dev_priv->gpu_error.reload_in_reset = false;
Daniel Vetterf8175862012-04-10 15:50:11 +0200938
Daniel Vetter33d30a92015-02-23 12:03:27 +0100939 mutex_unlock(&dev->struct_mutex);
940 if (ret) {
941 DRM_ERROR("Failed hw init on reset %d\n", ret);
942 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400943 }
944
Daniel Vetter33d30a92015-02-23 12:03:27 +0100945 /*
Daniel Vetter33d30a92015-02-23 12:03:27 +0100946 * rps/rc6 re-init is necessary to restore state lost after the
947 * reset and the re-install of gt irqs. Skip for ironlake per
948 * previous concerns that it doesn't respond well to some forms
949 * of re-init after reset.
950 */
951 if (INTEL_INFO(dev)->gen > 5)
952 intel_enable_gt_powersave(dev);
953
Ben Gamari11ed50e2009-09-14 17:48:45 -0400954 return 0;
955}
956
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800957static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500958{
Daniel Vetter01a06852012-06-25 15:58:49 +0200959 struct intel_device_info *intel_info =
960 (struct intel_device_info *) ent->driver_data;
961
Jani Nikulad330a952014-01-21 11:24:25 +0200962 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700963 DRM_INFO("This hardware requires preliminary hardware support.\n"
964 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
965 return -ENODEV;
966 }
967
Chris Wilson5fe49d82011-02-01 19:43:02 +0000968 /* Only bind to function 0 of the device. Early generations
969 * used function 1 as a placeholder for multi-head. This causes
970 * us confusion instead, especially on the systems where both
971 * functions have the same PCI-ID!
972 */
973 if (PCI_FUNC(pdev->devfn))
974 return -ENODEV;
975
Lukas Wunner704ab612016-01-11 20:09:20 +0100976 /*
977 * apple-gmux is needed on dual GPU MacBook Pro
978 * to probe the panel if we're the inactive GPU.
979 */
980 if (IS_ENABLED(CONFIG_VGA_ARB) && IS_ENABLED(CONFIG_VGA_SWITCHEROO) &&
981 apple_gmux_present() && pdev != vga_default_device() &&
982 !vga_switcheroo_handler_flags())
983 return -EPROBE_DEFER;
984
Jordan Crousedcdb1672010-05-27 13:40:25 -0600985 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500986}
987
988static void
989i915_pci_remove(struct pci_dev *pdev)
990{
991 struct drm_device *dev = pci_get_drvdata(pdev);
992
993 drm_put_dev(dev);
994}
995
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100996static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500997{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100998 struct pci_dev *pdev = to_pci_dev(dev);
999 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001000
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001001 if (!drm_dev || !drm_dev->dev_private) {
1002 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1003 return -ENODEV;
1004 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001005
Dave Airlie5bcf7192010-12-07 09:20:40 +10001006 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1007 return 0;
1008
Imre Deak5e365c32014-10-23 19:23:25 +03001009 return i915_drm_suspend(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001010}
1011
1012static int i915_pm_suspend_late(struct device *dev)
1013{
Imre Deak888d0d42015-01-08 17:54:13 +02001014 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001015
1016 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001017 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001018 * requiring our device to be power up. Due to the lack of a
1019 * parent/child relationship we currently solve this with an late
1020 * suspend hook.
1021 *
1022 * FIXME: This should be solved with a special hdmi sink device or
1023 * similar so that power domains can be employed.
1024 */
1025 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1026 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001027
Imre Deakab3be732015-03-02 13:04:41 +02001028 return i915_drm_suspend_late(drm_dev, false);
1029}
1030
1031static int i915_pm_poweroff_late(struct device *dev)
1032{
1033 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1034
1035 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1036 return 0;
1037
1038 return i915_drm_suspend_late(drm_dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001039}
1040
Imre Deak76c4b252014-04-01 19:55:22 +03001041static int i915_pm_resume_early(struct device *dev)
1042{
Imre Deak888d0d42015-01-08 17:54:13 +02001043 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Imre Deak76c4b252014-04-01 19:55:22 +03001044
Imre Deak097dd832014-10-23 19:23:19 +03001045 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1046 return 0;
1047
Imre Deak5e365c32014-10-23 19:23:25 +03001048 return i915_drm_resume_early(drm_dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001049}
1050
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001051static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001052{
Imre Deak888d0d42015-01-08 17:54:13 +02001053 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001054
Imre Deak097dd832014-10-23 19:23:19 +03001055 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1056 return 0;
1057
Imre Deak5a175142014-10-23 19:23:18 +03001058 return i915_drm_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001059}
1060
Sagar Kambleebc32822014-08-13 23:07:05 +05301061static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -03001062{
Paulo Zanoni414de7a02014-03-07 20:12:35 -03001063 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001064
1065 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -03001066}
1067
Suketu Shah31335ce2014-11-24 13:37:45 +05301068static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1069{
1070 struct drm_device *dev = dev_priv->dev;
1071
1072 /* TODO: when DC5 support is added disable DC5 here. */
1073
1074 broxton_ddi_phy_uninit(dev);
1075 broxton_uninit_cdclk(dev);
1076 bxt_enable_dc9(dev_priv);
1077
1078 return 0;
1079}
1080
1081static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1082{
1083 struct drm_device *dev = dev_priv->dev;
1084
1085 /* TODO: when CSR FW support is added make sure the FW is loaded */
1086
1087 bxt_disable_dc9(dev_priv);
1088
1089 /*
1090 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1091 * is available.
1092 */
1093 broxton_init_cdclk(dev);
1094 broxton_ddi_phy_init(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301095
1096 return 0;
1097}
1098
Imre Deakddeea5b2014-05-05 15:19:56 +03001099/*
1100 * Save all Gunit registers that may be lost after a D3 and a subsequent
1101 * S0i[R123] transition. The list of registers needing a save/restore is
1102 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1103 * registers in the following way:
1104 * - Driver: saved/restored by the driver
1105 * - Punit : saved/restored by the Punit firmware
1106 * - No, w/o marking: no need to save/restore, since the register is R/O or
1107 * used internally by the HW in a way that doesn't depend
1108 * keeping the content across a suspend/resume.
1109 * - Debug : used for debugging
1110 *
1111 * We save/restore all registers marked with 'Driver', with the following
1112 * exceptions:
1113 * - Registers out of use, including also registers marked with 'Debug'.
1114 * These have no effect on the driver's operation, so we don't save/restore
1115 * them to reduce the overhead.
1116 * - Registers that are fully setup by an initialization function called from
1117 * the resume path. For example many clock gating and RPS/RC6 registers.
1118 * - Registers that provide the right functionality with their reset defaults.
1119 *
1120 * TODO: Except for registers that based on the above 3 criteria can be safely
1121 * ignored, we save/restore all others, practically treating the HW context as
1122 * a black-box for the driver. Further investigation is needed to reduce the
1123 * saved/restored registers even further, by following the same 3 criteria.
1124 */
1125static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1126{
1127 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1128 int i;
1129
1130 /* GAM 0x4000-0x4770 */
1131 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1132 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1133 s->arb_mode = I915_READ(ARB_MODE);
1134 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1135 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1136
1137 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001138 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001139
1140 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001141 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001142
1143 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1144 s->ecochk = I915_READ(GAM_ECOCHK);
1145 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1146 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1147
1148 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1149
1150 /* MBC 0x9024-0x91D0, 0x8500 */
1151 s->g3dctl = I915_READ(VLV_G3DCTL);
1152 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1153 s->mbctl = I915_READ(GEN6_MBCTL);
1154
1155 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1156 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1157 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1158 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1159 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1160 s->rstctl = I915_READ(GEN6_RSTCTL);
1161 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1162
1163 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1164 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1165 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1166 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1167 s->ecobus = I915_READ(ECOBUS);
1168 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1169 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1170 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1171 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1172 s->rcedata = I915_READ(VLV_RCEDATA);
1173 s->spare2gh = I915_READ(VLV_SPAREG2H);
1174
1175 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1176 s->gt_imr = I915_READ(GTIMR);
1177 s->gt_ier = I915_READ(GTIER);
1178 s->pm_imr = I915_READ(GEN6_PMIMR);
1179 s->pm_ier = I915_READ(GEN6_PMIER);
1180
1181 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001182 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001183
1184 /* GT SA CZ domain, 0x100000-0x138124 */
1185 s->tilectl = I915_READ(TILECTL);
1186 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1187 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1188 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1189 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1190
1191 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1192 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1193 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001194 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03001195 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1196
1197 /*
1198 * Not saving any of:
1199 * DFT, 0x9800-0x9EC0
1200 * SARB, 0xB000-0xB1FC
1201 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1202 * PCI CFG
1203 */
1204}
1205
1206static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1207{
1208 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1209 u32 val;
1210 int i;
1211
1212 /* GAM 0x4000-0x4770 */
1213 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1214 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1215 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1216 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1217 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1218
1219 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001220 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001221
1222 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07001223 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03001224
1225 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1226 I915_WRITE(GAM_ECOCHK, s->ecochk);
1227 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1228 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1229
1230 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1231
1232 /* MBC 0x9024-0x91D0, 0x8500 */
1233 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1234 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1235 I915_WRITE(GEN6_MBCTL, s->mbctl);
1236
1237 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1238 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1239 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1240 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1241 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1242 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1243 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1244
1245 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1246 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1247 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1248 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1249 I915_WRITE(ECOBUS, s->ecobus);
1250 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1251 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1252 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1253 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1254 I915_WRITE(VLV_RCEDATA, s->rcedata);
1255 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1256
1257 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1258 I915_WRITE(GTIMR, s->gt_imr);
1259 I915_WRITE(GTIER, s->gt_ier);
1260 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1261 I915_WRITE(GEN6_PMIER, s->pm_ier);
1262
1263 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001264 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03001265
1266 /* GT SA CZ domain, 0x100000-0x138124 */
1267 I915_WRITE(TILECTL, s->tilectl);
1268 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1269 /*
1270 * Preserve the GT allow wake and GFX force clock bit, they are not
1271 * be restored, as they are used to control the s0ix suspend/resume
1272 * sequence by the caller.
1273 */
1274 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1275 val &= VLV_GTLC_ALLOWWAKEREQ;
1276 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1277 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1278
1279 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1280 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1281 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1282 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1283
1284 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1285
1286 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1287 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1288 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07001289 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03001290 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1291}
1292
Imre Deak650ad972014-04-18 16:35:02 +03001293int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1294{
1295 u32 val;
1296 int err;
1297
Imre Deak650ad972014-04-18 16:35:02 +03001298#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
Imre Deak650ad972014-04-18 16:35:02 +03001299
1300 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1301 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1302 if (force_on)
1303 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1304 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1305
1306 if (!force_on)
1307 return 0;
1308
Imre Deak8d4eee92014-04-14 20:24:43 +03001309 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001310 if (err)
1311 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1312 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1313
1314 return err;
1315#undef COND
1316}
1317
Imre Deakddeea5b2014-05-05 15:19:56 +03001318static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1319{
1320 u32 val;
1321 int err = 0;
1322
1323 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1324 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1325 if (allow)
1326 val |= VLV_GTLC_ALLOWWAKEREQ;
1327 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1328 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1329
1330#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1331 allow)
1332 err = wait_for(COND, 1);
1333 if (err)
1334 DRM_ERROR("timeout disabling GT waking\n");
1335 return err;
1336#undef COND
1337}
1338
1339static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1340 bool wait_for_on)
1341{
1342 u32 mask;
1343 u32 val;
1344 int err;
1345
1346 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1347 val = wait_for_on ? mask : 0;
1348#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1349 if (COND)
1350 return 0;
1351
1352 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001353 onoff(wait_for_on),
1354 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03001355
1356 /*
1357 * RC6 transitioning can be delayed up to 2 msec (see
1358 * valleyview_enable_rps), use 3 msec for safety.
1359 */
1360 err = wait_for(COND, 3);
1361 if (err)
1362 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001363 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03001364
1365 return err;
1366#undef COND
1367}
1368
1369static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1370{
1371 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1372 return;
1373
Daniel Vetter6fa283b2016-01-19 21:00:56 +01001374 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03001375 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1376}
1377
Sagar Kambleebc32822014-08-13 23:07:05 +05301378static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03001379{
1380 u32 mask;
1381 int err;
1382
1383 /*
1384 * Bspec defines the following GT well on flags as debug only, so
1385 * don't treat them as hard failures.
1386 */
1387 (void)vlv_wait_for_gt_wells(dev_priv, false);
1388
1389 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1390 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1391
1392 vlv_check_no_gt_access(dev_priv);
1393
1394 err = vlv_force_gfx_clock(dev_priv, true);
1395 if (err)
1396 goto err1;
1397
1398 err = vlv_allow_gt_wake(dev_priv, false);
1399 if (err)
1400 goto err2;
Deepak S98711162014-12-12 14:18:16 +05301401
1402 if (!IS_CHERRYVIEW(dev_priv->dev))
1403 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001404
1405 err = vlv_force_gfx_clock(dev_priv, false);
1406 if (err)
1407 goto err2;
1408
1409 return 0;
1410
1411err2:
1412 /* For safety always re-enable waking and disable gfx clock forcing */
1413 vlv_allow_gt_wake(dev_priv, true);
1414err1:
1415 vlv_force_gfx_clock(dev_priv, false);
1416
1417 return err;
1418}
1419
Sagar Kamble016970b2014-08-13 23:07:06 +05301420static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1421 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03001422{
1423 struct drm_device *dev = dev_priv->dev;
1424 int err;
1425 int ret;
1426
1427 /*
1428 * If any of the steps fail just try to continue, that's the best we
1429 * can do at this point. Return the first error code (which will also
1430 * leave RPM permanently disabled).
1431 */
1432 ret = vlv_force_gfx_clock(dev_priv, true);
1433
Deepak S98711162014-12-12 14:18:16 +05301434 if (!IS_CHERRYVIEW(dev_priv->dev))
1435 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001436
1437 err = vlv_allow_gt_wake(dev_priv, true);
1438 if (!ret)
1439 ret = err;
1440
1441 err = vlv_force_gfx_clock(dev_priv, false);
1442 if (!ret)
1443 ret = err;
1444
1445 vlv_check_no_gt_access(dev_priv);
1446
Sagar Kamble016970b2014-08-13 23:07:06 +05301447 if (rpm_resume) {
1448 intel_init_clock_gating(dev);
1449 i915_gem_restore_fences(dev);
1450 }
Imre Deakddeea5b2014-05-05 15:19:56 +03001451
1452 return ret;
1453}
1454
Paulo Zanoni97bea202014-03-07 20:12:33 -03001455static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001456{
1457 struct pci_dev *pdev = to_pci_dev(device);
1458 struct drm_device *dev = pci_get_drvdata(pdev);
1459 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001460 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001461
Imre Deakaeab0b52014-04-14 20:24:36 +03001462 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001463 return -ENODEV;
1464
Imre Deak604effb2014-08-26 13:26:56 +03001465 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1466 return -ENODEV;
1467
Paulo Zanoni8a187452013-12-06 20:32:13 -02001468 DRM_DEBUG_KMS("Suspending device\n");
1469
Imre Deak9486db62014-04-22 20:21:07 +03001470 /*
Imre Deakd6102972014-05-07 19:57:49 +03001471 * We could deadlock here in case another thread holding struct_mutex
1472 * calls RPM suspend concurrently, since the RPM suspend will wait
1473 * first for this RPM suspend to finish. In this case the concurrent
1474 * RPM resume will be followed by its RPM suspend counterpart. Still
1475 * for consistency return -EAGAIN, which will reschedule this suspend.
1476 */
1477 if (!mutex_trylock(&dev->struct_mutex)) {
1478 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1479 /*
1480 * Bump the expiration timestamp, otherwise the suspend won't
1481 * be rescheduled.
1482 */
1483 pm_runtime_mark_last_busy(device);
1484
1485 return -EAGAIN;
1486 }
Imre Deak1f814da2015-12-16 02:52:19 +02001487
1488 disable_rpm_wakeref_asserts(dev_priv);
1489
Imre Deakd6102972014-05-07 19:57:49 +03001490 /*
1491 * We are safe here against re-faults, since the fault handler takes
1492 * an RPM reference.
1493 */
1494 i915_gem_release_all_mmaps(dev_priv);
1495 mutex_unlock(&dev->struct_mutex);
1496
Joonas Lahtinen825f2722015-12-09 15:56:13 +02001497 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1498
Alex Daia1c41992015-09-30 09:46:37 -07001499 intel_guc_suspend(dev);
1500
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001501 intel_suspend_gt_powersave(dev);
Imre Deak2eb52522014-11-19 15:30:05 +02001502 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03001503
Sagar Kambleebc32822014-08-13 23:07:05 +05301504 ret = intel_suspend_complete(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001505 if (ret) {
1506 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02001507 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001508
Imre Deak1f814da2015-12-16 02:52:19 +02001509 enable_rpm_wakeref_asserts(dev_priv);
1510
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001511 return ret;
1512 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001513
Chris Wilsondc9fb092015-01-16 11:34:34 +02001514 intel_uncore_forcewake_reset(dev, false);
Imre Deak1f814da2015-12-16 02:52:19 +02001515
1516 enable_rpm_wakeref_asserts(dev_priv);
1517 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001518
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02001519 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001520 DRM_ERROR("Unclaimed access detected prior to suspending\n");
1521
Paulo Zanoni8a187452013-12-06 20:32:13 -02001522 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001523
1524 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001525 * FIXME: We really should find a document that references the arguments
1526 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001527 */
Paulo Zanonid37ae192015-07-30 18:20:29 -03001528 if (IS_BROADWELL(dev)) {
1529 /*
1530 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1531 * being detected, and the call we do at intel_runtime_resume()
1532 * won't be able to restore them. Since PCI_D3hot matches the
1533 * actual specification and appears to be working, use it.
1534 */
1535 intel_opregion_notify_adapter(dev, PCI_D3hot);
1536 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001537 /*
1538 * current versions of firmware which depend on this opregion
1539 * notification have repurposed the D1 definition to mean
1540 * "runtime suspended" vs. what you would normally expect (D3)
1541 * to distinguish it from notifications that might be sent via
1542 * the suspend path.
1543 */
1544 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03001545 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02001546
Mika Kuoppala59bad942015-01-16 11:34:40 +02001547 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02001548
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001549 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001550 return 0;
1551}
1552
Paulo Zanoni97bea202014-03-07 20:12:33 -03001553static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001554{
1555 struct pci_dev *pdev = to_pci_dev(device);
1556 struct drm_device *dev = pci_get_drvdata(pdev);
1557 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001558 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001559
Imre Deak604effb2014-08-26 13:26:56 +03001560 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1561 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001562
1563 DRM_DEBUG_KMS("Resuming device\n");
1564
Imre Deak1f814da2015-12-16 02:52:19 +02001565 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1566 disable_rpm_wakeref_asserts(dev_priv);
1567
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001568 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001569 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02001570 if (intel_uncore_unclaimed_mmio(dev_priv))
1571 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001572
Alex Daia1c41992015-09-30 09:46:37 -07001573 intel_guc_resume(dev);
1574
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001575 if (IS_GEN6(dev_priv))
1576 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05301577
1578 if (IS_BROXTON(dev))
1579 ret = bxt_resume_prepare(dev_priv);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001580 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1581 hsw_disable_pc8(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001582 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001583 ret = vlv_resume_prepare(dev_priv, true);
1584
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001585 /*
1586 * No point of rolling back things in case of an error, as the best
1587 * we can do is to hope that things will still work (and disable RPM).
1588 */
Imre Deak92b806d2014-04-14 20:24:39 +03001589 i915_gem_init_swizzling(dev);
1590 gen6_update_ring_freq(dev);
1591
Daniel Vetterb9632912014-09-30 10:56:44 +02001592 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001593
1594 /*
1595 * On VLV/CHV display interrupts are part of the display
1596 * power well, so hpd is reinitialized from there. For
1597 * everyone else do it here.
1598 */
Wayne Boyer666a4532015-12-09 12:29:35 -08001599 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03001600 intel_hpd_init(dev_priv);
1601
Paulo Zanonifac6adb2014-10-30 15:59:31 -02001602 intel_enable_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001603
Imre Deak1f814da2015-12-16 02:52:19 +02001604 enable_rpm_wakeref_asserts(dev_priv);
1605
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001606 if (ret)
1607 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1608 else
1609 DRM_DEBUG_KMS("Device resumed\n");
1610
1611 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001612}
1613
Sagar Kamble016970b2014-08-13 23:07:06 +05301614/*
1615 * This function implements common functionality of runtime and system
1616 * suspend sequence.
1617 */
Sagar Kambleebc32822014-08-13 23:07:05 +05301618static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1619{
Sagar Kambleebc32822014-08-13 23:07:05 +05301620 int ret;
1621
Damien Lespiau16e44e32015-05-20 14:45:16 +01001622 if (IS_BROXTON(dev_priv))
Suketu Shah31335ce2014-11-24 13:37:45 +05301623 ret = bxt_suspend_complete(dev_priv);
Damien Lespiau16e44e32015-05-20 14:45:16 +01001624 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301625 ret = hsw_suspend_complete(dev_priv);
Wayne Boyer666a4532015-12-09 12:29:35 -08001626 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Sagar Kambleebc32822014-08-13 23:07:05 +05301627 ret = vlv_suspend_complete(dev_priv);
Imre Deak604effb2014-08-26 13:26:56 +03001628 else
1629 ret = 0;
Sagar Kambleebc32822014-08-13 23:07:05 +05301630
1631 return ret;
1632}
1633
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001634static const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03001635 /*
1636 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1637 * PMSG_RESUME]
1638 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001639 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001640 .suspend_late = i915_pm_suspend_late,
1641 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001642 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001643
1644 /*
1645 * S4 event handlers
1646 * @freeze, @freeze_late : called (1) before creating the
1647 * hibernation image [PMSG_FREEZE] and
1648 * (2) after rebooting, before restoring
1649 * the image [PMSG_QUIESCE]
1650 * @thaw, @thaw_early : called (1) after creating the hibernation
1651 * image, before writing it [PMSG_THAW]
1652 * and (2) after failing to create or
1653 * restore the image [PMSG_RECOVER]
1654 * @poweroff, @poweroff_late: called after writing the hibernation
1655 * image, before rebooting [PMSG_HIBERNATE]
1656 * @restore, @restore_early : called after rebooting and restoring the
1657 * hibernation image [PMSG_RESTORE]
1658 */
Imre Deak36d61e62014-10-23 19:23:24 +03001659 .freeze = i915_pm_suspend,
1660 .freeze_late = i915_pm_suspend_late,
1661 .thaw_early = i915_pm_resume_early,
1662 .thaw = i915_pm_resume,
1663 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02001664 .poweroff_late = i915_pm_poweroff_late,
Imre Deak76c4b252014-04-01 19:55:22 +03001665 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001666 .restore = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03001667
1668 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03001669 .runtime_suspend = intel_runtime_suspend,
1670 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001671};
1672
Laurent Pinchart78b68552012-05-17 13:27:22 +02001673static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001674 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001675 .open = drm_gem_vm_open,
1676 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001677};
1678
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001679static const struct file_operations i915_driver_fops = {
1680 .owner = THIS_MODULE,
1681 .open = drm_open,
1682 .release = drm_release,
1683 .unlocked_ioctl = drm_ioctl,
1684 .mmap = drm_gem_mmap,
1685 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001686 .read = drm_read,
1687#ifdef CONFIG_COMPAT
1688 .compat_ioctl = i915_compat_ioctl,
1689#endif
1690 .llseek = noop_llseek,
1691};
1692
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001694 /* Don't use MTRRs here; the Xserver or userspace app should
1695 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001696 */
Eric Anholt673a3942008-07-30 12:06:12 -07001697 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001698 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001699 DRIVER_RENDER | DRIVER_MODESET,
Dave Airlie22eae942005-11-10 22:16:34 +11001700 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001701 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001702 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001703 .lastclose = i915_driver_lastclose,
1704 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001705 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001706 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001707
Ben Gamari955b12d2009-02-17 20:08:49 -05001708#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001709 .debugfs_init = i915_debugfs_init,
1710 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001711#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001712 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001713 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001714
1715 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1716 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1717 .gem_prime_export = i915_gem_prime_export,
1718 .gem_prime_import = i915_gem_prime_import,
1719
Dave Airlieff72145b2011-02-07 12:16:14 +10001720 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001721 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001722 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001724 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001725 .name = DRIVER_NAME,
1726 .desc = DRIVER_DESC,
1727 .date = DRIVER_DATE,
1728 .major = DRIVER_MAJOR,
1729 .minor = DRIVER_MINOR,
1730 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731};
1732
Dave Airlie8410ea32010-12-15 03:16:38 +10001733static struct pci_driver i915_pci_driver = {
1734 .name = DRIVER_NAME,
1735 .id_table = pciidlist,
1736 .probe = i915_pci_probe,
1737 .remove = i915_pci_remove,
1738 .driver.pm = &i915_pm_ops,
1739};
1740
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741static int __init i915_init(void)
1742{
1743 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001744
1745 /*
Chris Wilsonfd930472015-06-19 20:27:27 +01001746 * Enable KMS by default, unless explicitly overriden by
1747 * either the i915.modeset prarameter or by the
1748 * vga_text_mode_force boot option.
Jesse Barnes79e53942008-11-07 14:24:08 -08001749 */
Chris Wilsonfd930472015-06-19 20:27:27 +01001750
1751 if (i915.modeset == 0)
1752 driver.driver_features &= ~DRIVER_MODESET;
Jesse Barnes79e53942008-11-07 14:24:08 -08001753
1754#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001755 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001756 driver.driver_features &= ~DRIVER_MODESET;
1757#endif
1758
Daniel Vetterb30324a2013-11-13 22:11:25 +01001759 if (!(driver.driver_features & DRIVER_MODESET)) {
Daniel Vetterb30324a2013-11-13 22:11:25 +01001760 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001761 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001762 return 0;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001763 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001764
Maarten Lankhorstc5b852f2015-08-26 09:29:56 +02001765 if (i915.nuclear_pageflip)
Matt Roperb2e77232015-01-22 16:53:12 -08001766 driver.driver_features |= DRIVER_ATOMIC;
1767
Dave Airlie8410ea32010-12-15 03:16:38 +10001768 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769}
1770
1771static void __exit i915_exit(void)
1772{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001773 if (!(driver.driver_features & DRIVER_MODESET))
1774 return; /* Never loaded a driver. */
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001775
Dave Airlie8410ea32010-12-15 03:16:38 +10001776 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777}
1778
1779module_init(i915_init);
1780module_exit(i915_exit);
1781
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001782MODULE_AUTHOR("Tungsten Graphics, Inc.");
Damien Lespiau1eab9232014-08-27 11:30:21 +01001783MODULE_AUTHOR("Intel Corporation");
Damien Lespiau0a6d1632014-08-27 11:30:20 +01001784
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001785MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786MODULE_LICENSE("GPL and additional rights");