blob: ba7f5c6bb50d1f7e5b886ea20e74ed58a9ae5247 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
64static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson00731152014-05-21 12:42:56 +0100212static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
213{
214 drm_dma_handle_t *phys = obj->phys_handle;
215
216 if (!phys)
217 return;
218
219 if (obj->madv == I915_MADV_WILLNEED) {
220 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
221 char *vaddr = phys->vaddr;
222 int i;
223
224 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
225 struct page *page = shmem_read_mapping_page(mapping, i);
226 if (!IS_ERR(page)) {
227 char *dst = kmap_atomic(page);
228 memcpy(dst, vaddr, PAGE_SIZE);
229 drm_clflush_virt_range(dst, PAGE_SIZE);
230 kunmap_atomic(dst);
231
232 set_page_dirty(page);
233 mark_page_accessed(page);
234 page_cache_release(page);
235 }
236 vaddr += PAGE_SIZE;
237 }
238 i915_gem_chipset_flush(obj->base.dev);
239 }
240
241#ifdef CONFIG_X86
242 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
243#endif
244 drm_pci_free(obj->base.dev, phys);
245 obj->phys_handle = NULL;
246}
247
248int
249i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
250 int align)
251{
252 drm_dma_handle_t *phys;
253 struct address_space *mapping;
254 char *vaddr;
255 int i;
256
257 if (obj->phys_handle) {
258 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
259 return -EBUSY;
260
261 return 0;
262 }
263
264 if (obj->madv != I915_MADV_WILLNEED)
265 return -EFAULT;
266
267 if (obj->base.filp == NULL)
268 return -EINVAL;
269
270 /* create a new object */
271 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
272 if (!phys)
273 return -ENOMEM;
274
275 vaddr = phys->vaddr;
276#ifdef CONFIG_X86
277 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
278#endif
279 mapping = file_inode(obj->base.filp)->i_mapping;
280 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
281 struct page *page;
282 char *src;
283
284 page = shmem_read_mapping_page(mapping, i);
285 if (IS_ERR(page)) {
286#ifdef CONFIG_X86
287 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
288#endif
289 drm_pci_free(obj->base.dev, phys);
290 return PTR_ERR(page);
291 }
292
293 src = kmap_atomic(page);
294 memcpy(vaddr, src, PAGE_SIZE);
295 kunmap_atomic(src);
296
297 mark_page_accessed(page);
298 page_cache_release(page);
299
300 vaddr += PAGE_SIZE;
301 }
302
303 obj->phys_handle = phys;
304 return 0;
305}
306
307static int
308i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
309 struct drm_i915_gem_pwrite *args,
310 struct drm_file *file_priv)
311{
312 struct drm_device *dev = obj->base.dev;
313 void *vaddr = obj->phys_handle->vaddr + args->offset;
314 char __user *user_data = to_user_ptr(args->data_ptr);
315
316 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
317 unsigned long unwritten;
318
319 /* The physical object once assigned is fixed for the lifetime
320 * of the obj, so we can safely drop the lock and continue
321 * to access vaddr.
322 */
323 mutex_unlock(&dev->struct_mutex);
324 unwritten = copy_from_user(vaddr, user_data, args->size);
325 mutex_lock(&dev->struct_mutex);
326 if (unwritten)
327 return -EFAULT;
328 }
329
330 i915_gem_chipset_flush(dev);
331 return 0;
332}
333
Chris Wilson42dcedd2012-11-15 11:32:30 +0000334void *i915_gem_object_alloc(struct drm_device *dev)
335{
336 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700337 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000338}
339
340void i915_gem_object_free(struct drm_i915_gem_object *obj)
341{
342 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
343 kmem_cache_free(dev_priv->slab, obj);
344}
345
Dave Airlieff72145b2011-02-07 12:16:14 +1000346static int
347i915_gem_create(struct drm_file *file,
348 struct drm_device *dev,
349 uint64_t size,
350 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700351{
Chris Wilson05394f32010-11-08 19:18:58 +0000352 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300353 int ret;
354 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700355
Dave Airlieff72145b2011-02-07 12:16:14 +1000356 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200357 if (size == 0)
358 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700359
360 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000361 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700362 if (obj == NULL)
363 return -ENOMEM;
364
Chris Wilson05394f32010-11-08 19:18:58 +0000365 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100366 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200367 drm_gem_object_unreference_unlocked(&obj->base);
368 if (ret)
369 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100370
Dave Airlieff72145b2011-02-07 12:16:14 +1000371 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700372 return 0;
373}
374
Dave Airlieff72145b2011-02-07 12:16:14 +1000375int
376i915_gem_dumb_create(struct drm_file *file,
377 struct drm_device *dev,
378 struct drm_mode_create_dumb *args)
379{
380 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300381 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000382 args->size = args->pitch * args->height;
383 return i915_gem_create(file, dev,
384 args->size, &args->handle);
385}
386
Dave Airlieff72145b2011-02-07 12:16:14 +1000387/**
388 * Creates a new mm object and returns a handle to it.
389 */
390int
391i915_gem_create_ioctl(struct drm_device *dev, void *data,
392 struct drm_file *file)
393{
394 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200395
Dave Airlieff72145b2011-02-07 12:16:14 +1000396 return i915_gem_create(file, dev,
397 args->size, &args->handle);
398}
399
Daniel Vetter8c599672011-12-14 13:57:31 +0100400static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100401__copy_to_user_swizzled(char __user *cpu_vaddr,
402 const char *gpu_vaddr, int gpu_offset,
403 int length)
404{
405 int ret, cpu_offset = 0;
406
407 while (length > 0) {
408 int cacheline_end = ALIGN(gpu_offset + 1, 64);
409 int this_length = min(cacheline_end - gpu_offset, length);
410 int swizzled_gpu_offset = gpu_offset ^ 64;
411
412 ret = __copy_to_user(cpu_vaddr + cpu_offset,
413 gpu_vaddr + swizzled_gpu_offset,
414 this_length);
415 if (ret)
416 return ret + length;
417
418 cpu_offset += this_length;
419 gpu_offset += this_length;
420 length -= this_length;
421 }
422
423 return 0;
424}
425
426static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700427__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
428 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100429 int length)
430{
431 int ret, cpu_offset = 0;
432
433 while (length > 0) {
434 int cacheline_end = ALIGN(gpu_offset + 1, 64);
435 int this_length = min(cacheline_end - gpu_offset, length);
436 int swizzled_gpu_offset = gpu_offset ^ 64;
437
438 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
439 cpu_vaddr + cpu_offset,
440 this_length);
441 if (ret)
442 return ret + length;
443
444 cpu_offset += this_length;
445 gpu_offset += this_length;
446 length -= this_length;
447 }
448
449 return 0;
450}
451
Brad Volkin4c914c02014-02-18 10:15:45 -0800452/*
453 * Pins the specified object's pages and synchronizes the object with
454 * GPU accesses. Sets needs_clflush to non-zero if the caller should
455 * flush the object from the CPU cache.
456 */
457int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
458 int *needs_clflush)
459{
460 int ret;
461
462 *needs_clflush = 0;
463
464 if (!obj->base.filp)
465 return -EINVAL;
466
467 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
468 /* If we're not in the cpu read domain, set ourself into the gtt
469 * read domain and manually flush cachelines (if required). This
470 * optimizes for the case when the gpu will dirty the data
471 * anyway again before the next pread happens. */
472 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
473 obj->cache_level);
474 ret = i915_gem_object_wait_rendering(obj, true);
475 if (ret)
476 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000477
478 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800479 }
480
481 ret = i915_gem_object_get_pages(obj);
482 if (ret)
483 return ret;
484
485 i915_gem_object_pin_pages(obj);
486
487 return ret;
488}
489
Daniel Vetterd174bd62012-03-25 19:47:40 +0200490/* Per-page copy function for the shmem pread fastpath.
491 * Flushes invalid cachelines before reading the target if
492 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700493static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200494shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
495 char __user *user_data,
496 bool page_do_bit17_swizzling, bool needs_clflush)
497{
498 char *vaddr;
499 int ret;
500
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200501 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200502 return -EINVAL;
503
504 vaddr = kmap_atomic(page);
505 if (needs_clflush)
506 drm_clflush_virt_range(vaddr + shmem_page_offset,
507 page_length);
508 ret = __copy_to_user_inatomic(user_data,
509 vaddr + shmem_page_offset,
510 page_length);
511 kunmap_atomic(vaddr);
512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200514}
515
Daniel Vetter23c18c72012-03-25 19:47:42 +0200516static void
517shmem_clflush_swizzled_range(char *addr, unsigned long length,
518 bool swizzled)
519{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200520 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200521 unsigned long start = (unsigned long) addr;
522 unsigned long end = (unsigned long) addr + length;
523
524 /* For swizzling simply ensure that we always flush both
525 * channels. Lame, but simple and it works. Swizzled
526 * pwrite/pread is far from a hotpath - current userspace
527 * doesn't use it at all. */
528 start = round_down(start, 128);
529 end = round_up(end, 128);
530
531 drm_clflush_virt_range((void *)start, end - start);
532 } else {
533 drm_clflush_virt_range(addr, length);
534 }
535
536}
537
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538/* Only difference to the fast-path function is that this can handle bit17
539 * and uses non-atomic copy and kmap functions. */
540static int
541shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
542 char __user *user_data,
543 bool page_do_bit17_swizzling, bool needs_clflush)
544{
545 char *vaddr;
546 int ret;
547
548 vaddr = kmap(page);
549 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200550 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
551 page_length,
552 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200553
554 if (page_do_bit17_swizzling)
555 ret = __copy_to_user_swizzled(user_data,
556 vaddr, shmem_page_offset,
557 page_length);
558 else
559 ret = __copy_to_user(user_data,
560 vaddr + shmem_page_offset,
561 page_length);
562 kunmap(page);
563
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100564 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200565}
566
Eric Anholteb014592009-03-10 11:44:52 -0700567static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200568i915_gem_shmem_pread(struct drm_device *dev,
569 struct drm_i915_gem_object *obj,
570 struct drm_i915_gem_pread *args,
571 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700572{
Daniel Vetter8461d222011-12-14 13:57:32 +0100573 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700574 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100575 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100576 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100577 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200578 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200579 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200580 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700581
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200582 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700583 remain = args->size;
584
Daniel Vetter8461d222011-12-14 13:57:32 +0100585 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700586
Brad Volkin4c914c02014-02-18 10:15:45 -0800587 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100588 if (ret)
589 return ret;
590
Eric Anholteb014592009-03-10 11:44:52 -0700591 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100592
Imre Deak67d5a502013-02-18 19:28:02 +0200593 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
594 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200595 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100596
597 if (remain <= 0)
598 break;
599
Eric Anholteb014592009-03-10 11:44:52 -0700600 /* Operation in this page
601 *
Eric Anholteb014592009-03-10 11:44:52 -0700602 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700603 * page_length = bytes to copy for this page
604 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100605 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700606 page_length = remain;
607 if ((shmem_page_offset + page_length) > PAGE_SIZE)
608 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700609
Daniel Vetter8461d222011-12-14 13:57:32 +0100610 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
611 (page_to_phys(page) & (1 << 17)) != 0;
612
Daniel Vetterd174bd62012-03-25 19:47:40 +0200613 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
614 user_data, page_do_bit17_swizzling,
615 needs_clflush);
616 if (ret == 0)
617 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700618
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200619 mutex_unlock(&dev->struct_mutex);
620
Jani Nikulad330a952014-01-21 11:24:25 +0200621 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200622 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200623 /* Userspace is tricking us, but we've already clobbered
624 * its pages with the prefault and promised to write the
625 * data up to the first fault. Hence ignore any errors
626 * and just continue. */
627 (void)ret;
628 prefaulted = 1;
629 }
630
Daniel Vetterd174bd62012-03-25 19:47:40 +0200631 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
632 user_data, page_do_bit17_swizzling,
633 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700634
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200635 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100637 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100638 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100639
Chris Wilson17793c92014-03-07 08:30:36 +0000640next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700641 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100642 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700643 offset += page_length;
644 }
645
Chris Wilson4f27b752010-10-14 15:26:45 +0100646out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100647 i915_gem_object_unpin_pages(obj);
648
Eric Anholteb014592009-03-10 11:44:52 -0700649 return ret;
650}
651
Eric Anholt673a3942008-07-30 12:06:12 -0700652/**
653 * Reads data from the object referenced by handle.
654 *
655 * On error, the contents of *data are undefined.
656 */
657int
658i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700660{
661 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000662 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100663 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Chris Wilson51311d02010-11-17 09:10:42 +0000665 if (args->size == 0)
666 return 0;
667
668 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200669 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000670 args->size))
671 return -EFAULT;
672
Chris Wilson4f27b752010-10-14 15:26:45 +0100673 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100674 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100675 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700676
Chris Wilson05394f32010-11-08 19:18:58 +0000677 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000678 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100679 ret = -ENOENT;
680 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100681 }
Eric Anholt673a3942008-07-30 12:06:12 -0700682
Chris Wilson7dcd2492010-09-26 20:21:44 +0100683 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000684 if (args->offset > obj->base.size ||
685 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100686 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100687 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100688 }
689
Daniel Vetter1286ff72012-05-10 15:25:09 +0200690 /* prime objects have no backing filp to GEM pread/pwrite
691 * pages from.
692 */
693 if (!obj->base.filp) {
694 ret = -EINVAL;
695 goto out;
696 }
697
Chris Wilsondb53a302011-02-03 11:57:46 +0000698 trace_i915_gem_object_pread(obj, args->offset, args->size);
699
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200700 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700701
Chris Wilson35b62a82010-09-26 20:23:38 +0100702out:
Chris Wilson05394f32010-11-08 19:18:58 +0000703 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100704unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100705 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700706 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700707}
708
Keith Packard0839ccb2008-10-30 19:38:48 -0700709/* This is the fast write path which cannot handle
710 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713static inline int
714fast_user_write(struct io_mapping *mapping,
715 loff_t page_base, int page_offset,
716 char __user *user_data,
717 int length)
718{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700719 void __iomem *vaddr_atomic;
720 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700721 unsigned long unwritten;
722
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700723 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700724 /* We can use the cpu mem copy function because this is X86. */
725 vaddr = (void __force*)vaddr_atomic + page_offset;
726 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700727 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700728 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100729 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700730}
731
Eric Anholt3de09aa2009-03-09 09:42:23 -0700732/**
733 * This is the fast pwrite path, where we copy the data directly from the
734 * user into the GTT, uncached.
735 */
Eric Anholt673a3942008-07-30 12:06:12 -0700736static int
Chris Wilson05394f32010-11-08 19:18:58 +0000737i915_gem_gtt_pwrite_fast(struct drm_device *dev,
738 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700739 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000740 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700741{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300742 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700743 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700744 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700745 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200746 int page_offset, page_length, ret;
747
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100748 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_set_to_gtt_domain(obj, true);
753 if (ret)
754 goto out_unpin;
755
756 ret = i915_gem_object_put_fence(obj);
757 if (ret)
758 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200760 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700761 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700762
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700763 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700764
765 while (remain > 0) {
766 /* Operation in this page
767 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700768 * page_base = page offset within aperture
769 * page_offset = offset within page
770 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700771 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100772 page_base = offset & PAGE_MASK;
773 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700774 page_length = remain;
775 if ((page_offset + remain) > PAGE_SIZE)
776 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700777
Keith Packard0839ccb2008-10-30 19:38:48 -0700778 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700779 * source page isn't available. Return the error and we'll
780 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700781 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800782 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200783 page_offset, user_data, page_length)) {
784 ret = -EFAULT;
785 goto out_unpin;
786 }
Eric Anholt673a3942008-07-30 12:06:12 -0700787
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 remain -= page_length;
789 user_data += page_length;
790 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700791 }
Eric Anholt673a3942008-07-30 12:06:12 -0700792
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800794 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200795out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700796 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700797}
798
Daniel Vetterd174bd62012-03-25 19:47:40 +0200799/* Per-page copy function for the shmem pwrite fastpath.
800 * Flushes invalid cachelines before writing to the target if
801 * needs_clflush_before is set and flushes out any written cachelines after
802 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700803static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
805 char __user *user_data,
806 bool page_do_bit17_swizzling,
807 bool needs_clflush_before,
808 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700809{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200813 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 vaddr = kmap_atomic(page);
817 if (needs_clflush_before)
818 drm_clflush_virt_range(vaddr + shmem_page_offset,
819 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000820 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
821 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 if (needs_clflush_after)
823 drm_clflush_virt_range(vaddr + shmem_page_offset,
824 page_length);
825 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826
Chris Wilson755d2212012-09-04 21:02:55 +0100827 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700828}
829
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830/* Only difference to the fast-path function is that this can handle bit17
831 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700832static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200833shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
834 char __user *user_data,
835 bool page_do_bit17_swizzling,
836 bool needs_clflush_before,
837 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700838{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200839 char *vaddr;
840 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200844 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
845 page_length,
846 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847 if (page_do_bit17_swizzling)
848 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100849 user_data,
850 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200851 else
852 ret = __copy_from_user(vaddr + shmem_page_offset,
853 user_data,
854 page_length);
855 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200856 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
857 page_length,
858 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100860
Chris Wilson755d2212012-09-04 21:02:55 +0100861 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
Eric Anholt40123c12009-03-09 13:42:30 -0700864static int
Daniel Vettere244a442012-03-25 19:47:28 +0200865i915_gem_shmem_pwrite(struct drm_device *dev,
866 struct drm_i915_gem_object *obj,
867 struct drm_i915_gem_pwrite *args,
868 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700869{
Eric Anholt40123c12009-03-09 13:42:30 -0700870 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100871 loff_t offset;
872 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100873 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100874 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200875 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200876 int needs_clflush_after = 0;
877 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200878 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700879
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200880 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700881 remain = args->size;
882
Daniel Vetter8c599672011-12-14 13:57:31 +0100883 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Daniel Vetter58642882012-03-25 19:47:37 +0200885 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
886 /* If we're not in the cpu write domain, set ourself into the gtt
887 * write domain and manually flush cachelines (if required). This
888 * optimizes for the case when the gpu will use the data
889 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100890 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700891 ret = i915_gem_object_wait_rendering(obj, false);
892 if (ret)
893 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000894
895 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200896 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100897 /* Same trick applies to invalidate partially written cachelines read
898 * before writing. */
899 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
900 needs_clflush_before =
901 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200902
Chris Wilson755d2212012-09-04 21:02:55 +0100903 ret = i915_gem_object_get_pages(obj);
904 if (ret)
905 return ret;
906
907 i915_gem_object_pin_pages(obj);
908
Eric Anholt40123c12009-03-09 13:42:30 -0700909 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000910 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700911
Imre Deak67d5a502013-02-18 19:28:02 +0200912 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
913 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200914 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200915 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson9da3da62012-06-01 15:20:22 +0100917 if (remain <= 0)
918 break;
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920 /* Operation in this page
921 *
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700923 * page_length = bytes to copy for this page
924 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100925 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700926
927 page_length = remain;
928 if ((shmem_page_offset + page_length) > PAGE_SIZE)
929 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 /* If we don't overwrite a cacheline completely we need to be
932 * careful to have up-to-date data by first clflushing. Don't
933 * overcomplicate things and flush the entire patch. */
934 partial_cacheline_write = needs_clflush_before &&
935 ((shmem_page_offset | page_length)
936 & (boot_cpu_data.x86_clflush_size - 1));
937
Daniel Vetter8c599672011-12-14 13:57:31 +0100938 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
939 (page_to_phys(page) & (1 << 17)) != 0;
940
Daniel Vetterd174bd62012-03-25 19:47:40 +0200941 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
942 user_data, page_do_bit17_swizzling,
943 partial_cacheline_write,
944 needs_clflush_after);
945 if (ret == 0)
946 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700947
Daniel Vettere244a442012-03-25 19:47:28 +0200948 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200949 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200950 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
951 user_data, page_do_bit17_swizzling,
952 partial_cacheline_write,
953 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700954
Daniel Vettere244a442012-03-25 19:47:28 +0200955 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100958 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100959
Chris Wilson17793c92014-03-07 08:30:36 +0000960next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700961 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100962 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700963 offset += page_length;
964 }
965
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100966out:
Chris Wilson755d2212012-09-04 21:02:55 +0100967 i915_gem_object_unpin_pages(obj);
968
Daniel Vettere244a442012-03-25 19:47:28 +0200969 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100970 /*
971 * Fixup: Flush cpu caches in case we didn't flush the dirty
972 * cachelines in-line while writing and the object moved
973 * out of the cpu write domain while we've dropped the lock.
974 */
975 if (!needs_clflush_after &&
976 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100977 if (i915_gem_clflush_object(obj, obj->pin_display))
978 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200979 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100980 }
Eric Anholt40123c12009-03-09 13:42:30 -0700981
Daniel Vetter58642882012-03-25 19:47:37 +0200982 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800983 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200984
Eric Anholt40123c12009-03-09 13:42:30 -0700985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700986}
987
988/**
989 * Writes data to the object referenced by handle.
990 *
991 * On error, the contents of the buffer that were to be modified are undefined.
992 */
993int
994i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100995 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700996{
997 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000998 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000999 int ret;
1000
1001 if (args->size == 0)
1002 return 0;
1003
1004 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001005 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001006 args->size))
1007 return -EFAULT;
1008
Jani Nikulad330a952014-01-21 11:24:25 +02001009 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001010 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1011 args->size);
1012 if (ret)
1013 return -EFAULT;
1014 }
Eric Anholt673a3942008-07-30 12:06:12 -07001015
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 ret = i915_mutex_lock_interruptible(dev);
1017 if (ret)
1018 return ret;
1019
Chris Wilson05394f32010-11-08 19:18:58 +00001020 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001021 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001022 ret = -ENOENT;
1023 goto unlock;
1024 }
Eric Anholt673a3942008-07-30 12:06:12 -07001025
Chris Wilson7dcd2492010-09-26 20:21:44 +01001026 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001027 if (args->offset > obj->base.size ||
1028 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001029 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001031 }
1032
Daniel Vetter1286ff72012-05-10 15:25:09 +02001033 /* prime objects have no backing filp to GEM pread/pwrite
1034 * pages from.
1035 */
1036 if (!obj->base.filp) {
1037 ret = -EINVAL;
1038 goto out;
1039 }
1040
Chris Wilsondb53a302011-02-03 11:57:46 +00001041 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1042
Daniel Vetter935aaa62012-03-25 19:47:35 +02001043 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson00731152014-05-21 12:42:56 +01001050 if (obj->phys_handle) {
1051 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001052 goto out;
1053 }
1054
Chris Wilson2c225692013-08-09 12:26:45 +01001055 if (obj->tiling_mode == I915_TILING_NONE &&
1056 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1057 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001058 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001059 /* Note that the gtt paths might fail with non-page-backed user
1060 * pointers (e.g. gtt mappings when moving data between
1061 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Chris Wilson86a1ee22012-08-11 15:41:04 +01001064 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001065 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001066
Chris Wilson35b62a82010-09-26 20:23:38 +01001067out:
Chris Wilson05394f32010-11-08 19:18:58 +00001068 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001071 return ret;
1072}
1073
Chris Wilsonb3612372012-08-24 09:35:08 +01001074int
Daniel Vetter33196de2012-11-14 17:14:05 +01001075i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001076 bool interruptible)
1077{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001078 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001079 /* Non-interruptible callers can't handle -EAGAIN, hence return
1080 * -EIO unconditionally for these. */
1081 if (!interruptible)
1082 return -EIO;
1083
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001084 /* Recovery complete, but the reset failed ... */
1085 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001086 return -EIO;
1087
1088 return -EAGAIN;
1089 }
1090
1091 return 0;
1092}
1093
1094/*
1095 * Compare seqno against outstanding lazy request. Emit a request if they are
1096 * equal.
1097 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301098int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001099i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001100{
1101 int ret;
1102
1103 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1104
1105 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001106 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001107 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001108
1109 return ret;
1110}
1111
Chris Wilson094f9a52013-09-25 17:34:55 +01001112static void fake_irq(unsigned long data)
1113{
1114 wake_up_process((struct task_struct *)data);
1115}
1116
1117static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001118 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001119{
1120 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1121}
1122
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001123static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1124{
1125 if (file_priv == NULL)
1126 return true;
1127
1128 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1129}
1130
Chris Wilsonb3612372012-08-24 09:35:08 +01001131/**
1132 * __wait_seqno - wait until execution of seqno has finished
1133 * @ring: the ring expected to report seqno
1134 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001136 * @interruptible: do an interruptible wait (normally yes)
1137 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1138 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001139 * Note: It is of utmost importance that the passed in seqno and reset_counter
1140 * values have been read by the caller in an smp safe manner. Where read-side
1141 * locks are involved, it is sufficient to read the reset_counter before
1142 * unlocking the lock that protects the seqno. For lockless tricks, the
1143 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1144 * inserted.
1145 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001146 * Returns 0 if the seqno was found within the alloted time. Else returns the
1147 * errno with remaining time filled in timeout argument.
1148 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001149static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001150 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001151 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001152 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001153 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001154{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001155 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001156 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001157 const bool irq_test_in_progress =
1158 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001159 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001160 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001161 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001162 int ret;
1163
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001164 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001165
Chris Wilsonb3612372012-08-24 09:35:08 +01001166 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1167 return 0;
1168
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001169 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001170
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001171 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001172 gen6_rps_boost(dev_priv);
1173 if (file_priv)
1174 mod_delayed_work(dev_priv->wq,
1175 &file_priv->mm.idle_work,
1176 msecs_to_jiffies(100));
1177 }
1178
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001179 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001180 return -ENODEV;
1181
Chris Wilson094f9a52013-09-25 17:34:55 +01001182 /* Record current time in case interrupted by signal, or wedged */
1183 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001184 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001185 for (;;) {
1186 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001187
Chris Wilson094f9a52013-09-25 17:34:55 +01001188 prepare_to_wait(&ring->irq_queue, &wait,
1189 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001190
Daniel Vetterf69061b2012-12-06 09:01:42 +01001191 /* We need to check whether any gpu reset happened in between
1192 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1194 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1195 * is truely gone. */
1196 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1197 if (ret == 0)
1198 ret = -EAGAIN;
1199 break;
1200 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001201
Chris Wilson094f9a52013-09-25 17:34:55 +01001202 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1203 ret = 0;
1204 break;
1205 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (interruptible && signal_pending(current)) {
1208 ret = -ERESTARTSYS;
1209 break;
1210 }
1211
Mika Kuoppala47e97662013-12-10 17:02:43 +02001212 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001213 ret = -ETIME;
1214 break;
1215 }
1216
1217 timer.function = NULL;
1218 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001219 unsigned long expire;
1220
Chris Wilson094f9a52013-09-25 17:34:55 +01001221 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001222 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001223 mod_timer(&timer, expire);
1224 }
1225
Chris Wilson5035c272013-10-04 09:58:46 +01001226 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001227
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 if (timer.function) {
1229 del_singleshot_timer_sync(&timer);
1230 destroy_timer_on_stack(&timer);
1231 }
1232 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001233 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001236 if (!irq_test_in_progress)
1237 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001238
1239 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
1241 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001242 s64 tres = *timeout - (now - before);
1243
1244 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001245 }
1246
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001248}
1249
1250/**
1251 * Waits for a sequence number to be signaled, and cleans up the
1252 * request and object lists appropriately for that event.
1253 */
1254int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001255i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001256{
1257 struct drm_device *dev = ring->dev;
1258 struct drm_i915_private *dev_priv = dev->dev_private;
1259 bool interruptible = dev_priv->mm.interruptible;
1260 int ret;
1261
1262 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1263 BUG_ON(seqno == 0);
1264
Daniel Vetter33196de2012-11-14 17:14:05 +01001265 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001266 if (ret)
1267 return ret;
1268
1269 ret = i915_gem_check_olr(ring, seqno);
1270 if (ret)
1271 return ret;
1272
Daniel Vetterf69061b2012-12-06 09:01:42 +01001273 return __wait_seqno(ring, seqno,
1274 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001275 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001276}
1277
Chris Wilsond26e3af2013-06-29 22:05:26 +01001278static int
1279i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001280 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001281{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001282 if (!obj->active)
1283 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001284
1285 /* Manually manage the write flush as we may have not yet
1286 * retired the buffer.
1287 *
1288 * Note that the last_write_seqno is always the earlier of
1289 * the two (read/write) seqno, so if we haved successfully waited,
1290 * we know we have passed the last write.
1291 */
1292 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001293
1294 return 0;
1295}
1296
Chris Wilsonb3612372012-08-24 09:35:08 +01001297/**
1298 * Ensures that all rendering to the object has completed and the object is
1299 * safe to unbind from the GTT or access from the CPU.
1300 */
1301static __must_check int
1302i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1303 bool readonly)
1304{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001305 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001306 u32 seqno;
1307 int ret;
1308
1309 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1310 if (seqno == 0)
1311 return 0;
1312
1313 ret = i915_wait_seqno(ring, seqno);
1314 if (ret)
1315 return ret;
1316
Chris Wilsond26e3af2013-06-29 22:05:26 +01001317 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001318}
1319
Chris Wilson3236f572012-08-24 09:35:09 +01001320/* A nonblocking variant of the above wait. This is a highly dangerous routine
1321 * as the object state may change during this call.
1322 */
1323static __must_check int
1324i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001325 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001326 bool readonly)
1327{
1328 struct drm_device *dev = obj->base.dev;
1329 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001330 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001331 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001332 u32 seqno;
1333 int ret;
1334
1335 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1336 BUG_ON(!dev_priv->mm.interruptible);
1337
1338 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1339 if (seqno == 0)
1340 return 0;
1341
Daniel Vetter33196de2012-11-14 17:14:05 +01001342 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001343 if (ret)
1344 return ret;
1345
1346 ret = i915_gem_check_olr(ring, seqno);
1347 if (ret)
1348 return ret;
1349
Daniel Vetterf69061b2012-12-06 09:01:42 +01001350 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001351 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001352 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001353 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001354 if (ret)
1355 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001356
Chris Wilsond26e3af2013-06-29 22:05:26 +01001357 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001358}
1359
Eric Anholt673a3942008-07-30 12:06:12 -07001360/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001361 * Called when user space prepares to use an object with the CPU, either
1362 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001363 */
1364int
1365i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001366 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001367{
1368 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001369 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001370 uint32_t read_domains = args->read_domains;
1371 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001372 int ret;
1373
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001374 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001375 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001376 return -EINVAL;
1377
Chris Wilson21d509e2009-06-06 09:46:02 +01001378 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001379 return -EINVAL;
1380
1381 /* Having something in the write domain implies it's in the read
1382 * domain, and only that read domain. Enforce that in the request.
1383 */
1384 if (write_domain != 0 && read_domains != write_domain)
1385 return -EINVAL;
1386
Chris Wilson76c1dec2010-09-25 11:22:51 +01001387 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001388 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001389 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001390
Chris Wilson05394f32010-11-08 19:18:58 +00001391 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001392 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001393 ret = -ENOENT;
1394 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001395 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001396
Chris Wilson3236f572012-08-24 09:35:09 +01001397 /* Try to flush the object off the GPU without holding the lock.
1398 * We will repeat the flush holding the lock in the normal manner
1399 * to catch cases where we are gazumped.
1400 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001401 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1402 file->driver_priv,
1403 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001404 if (ret)
1405 goto unref;
1406
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001407 if (read_domains & I915_GEM_DOMAIN_GTT) {
1408 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001409
1410 /* Silently promote "you're not bound, there was nothing to do"
1411 * to success, since the client was just asking us to
1412 * make sure everything was done.
1413 */
1414 if (ret == -EINVAL)
1415 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001416 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001417 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001418 }
1419
Chris Wilson3236f572012-08-24 09:35:09 +01001420unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001421 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001422unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001423 mutex_unlock(&dev->struct_mutex);
1424 return ret;
1425}
1426
1427/**
1428 * Called when user space has done writes to this buffer
1429 */
1430int
1431i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001432 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001433{
1434 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001435 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001436 int ret = 0;
1437
Chris Wilson76c1dec2010-09-25 11:22:51 +01001438 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001439 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001440 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001441
Chris Wilson05394f32010-11-08 19:18:58 +00001442 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001443 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001444 ret = -ENOENT;
1445 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001446 }
1447
Eric Anholt673a3942008-07-30 12:06:12 -07001448 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001449 if (obj->pin_display)
1450 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001451
Chris Wilson05394f32010-11-08 19:18:58 +00001452 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001453unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001454 mutex_unlock(&dev->struct_mutex);
1455 return ret;
1456}
1457
1458/**
1459 * Maps the contents of an object, returning the address it is mapped
1460 * into.
1461 *
1462 * While the mapping holds a reference on the contents of the object, it doesn't
1463 * imply a ref on the object itself.
1464 */
1465int
1466i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001467 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001468{
1469 struct drm_i915_gem_mmap *args = data;
1470 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001471 unsigned long addr;
1472
Chris Wilson05394f32010-11-08 19:18:58 +00001473 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001474 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001475 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001476
Daniel Vetter1286ff72012-05-10 15:25:09 +02001477 /* prime objects have no backing filp to GEM mmap
1478 * pages from.
1479 */
1480 if (!obj->filp) {
1481 drm_gem_object_unreference_unlocked(obj);
1482 return -EINVAL;
1483 }
1484
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001485 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001486 PROT_READ | PROT_WRITE, MAP_SHARED,
1487 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001488 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001489 if (IS_ERR((void *)addr))
1490 return addr;
1491
1492 args->addr_ptr = (uint64_t) addr;
1493
1494 return 0;
1495}
1496
Jesse Barnesde151cf2008-11-12 10:03:55 -08001497/**
1498 * i915_gem_fault - fault a page into the GTT
1499 * vma: VMA in question
1500 * vmf: fault info
1501 *
1502 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1503 * from userspace. The fault handler takes care of binding the object to
1504 * the GTT (if needed), allocating and programming a fence register (again,
1505 * only if needed based on whether the old reg is still valid or the object
1506 * is tiled) and inserting a new PTE into the faulting process.
1507 *
1508 * Note that the faulting process may involve evicting existing objects
1509 * from the GTT and/or fence registers to make room. So performance may
1510 * suffer if the GTT working set is large or there are few fence registers
1511 * left.
1512 */
1513int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1514{
Chris Wilson05394f32010-11-08 19:18:58 +00001515 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1516 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001517 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001518 pgoff_t page_offset;
1519 unsigned long pfn;
1520 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001521 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001522
Paulo Zanonif65c9162013-11-27 18:20:34 -02001523 intel_runtime_pm_get(dev_priv);
1524
Jesse Barnesde151cf2008-11-12 10:03:55 -08001525 /* We don't use vmf->pgoff since that has the fake offset */
1526 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1527 PAGE_SHIFT;
1528
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001529 ret = i915_mutex_lock_interruptible(dev);
1530 if (ret)
1531 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001532
Chris Wilsondb53a302011-02-03 11:57:46 +00001533 trace_i915_gem_object_fault(obj, page_offset, true, write);
1534
Chris Wilson6e4930f2014-02-07 18:37:06 -02001535 /* Try to flush the object off the GPU first without holding the lock.
1536 * Upon reacquiring the lock, we will perform our sanity checks and then
1537 * repeat the flush holding the lock in the normal manner to catch cases
1538 * where we are gazumped.
1539 */
1540 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1541 if (ret)
1542 goto unlock;
1543
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001544 /* Access to snoopable pages through the GTT is incoherent. */
1545 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001546 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001547 goto unlock;
1548 }
1549
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001550 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001551 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001552 if (ret)
1553 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001554
Chris Wilsonc9839302012-11-20 10:45:17 +00001555 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1556 if (ret)
1557 goto unpin;
1558
1559 ret = i915_gem_object_get_fence(obj);
1560 if (ret)
1561 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001562
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001563 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001564 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1565 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001567 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001568 unsigned long size = min_t(unsigned long,
1569 vma->vm_end - vma->vm_start,
1570 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001571 int i;
1572
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001573 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001574 ret = vm_insert_pfn(vma,
1575 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1576 pfn + i);
1577 if (ret)
1578 break;
1579 }
1580
1581 obj->fault_mappable = true;
1582 } else
1583 ret = vm_insert_pfn(vma,
1584 (unsigned long)vmf->virtual_address,
1585 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001586unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001587 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001588unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001589 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001590out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001591 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001592 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001593 /* If this -EIO is due to a gpu hang, give the reset code a
1594 * chance to clean up the mess. Otherwise return the proper
1595 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001596 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1597 ret = VM_FAULT_SIGBUS;
1598 break;
1599 }
Chris Wilson045e7692010-11-07 09:18:22 +00001600 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001601 /*
1602 * EAGAIN means the gpu is hung and we'll wait for the error
1603 * handler to reset everything when re-faulting in
1604 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001605 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001606 case 0:
1607 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001608 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001609 case -EBUSY:
1610 /*
1611 * EBUSY is ok: this just means that another thread
1612 * already did the job.
1613 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001614 ret = VM_FAULT_NOPAGE;
1615 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001616 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001617 ret = VM_FAULT_OOM;
1618 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001619 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001620 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001621 ret = VM_FAULT_SIGBUS;
1622 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001623 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001624 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001625 ret = VM_FAULT_SIGBUS;
1626 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001627 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001628
1629 intel_runtime_pm_put(dev_priv);
1630 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001631}
1632
1633/**
Chris Wilson901782b2009-07-10 08:18:50 +01001634 * i915_gem_release_mmap - remove physical page mappings
1635 * @obj: obj in question
1636 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001637 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001638 * relinquish ownership of the pages back to the system.
1639 *
1640 * It is vital that we remove the page mapping if we have mapped a tiled
1641 * object through the GTT and then lose the fence register due to
1642 * resource pressure. Similarly if the object has been moved out of the
1643 * aperture, than pages mapped into userspace must be revoked. Removing the
1644 * mapping will then trigger a page fault on the next user access, allowing
1645 * fixup by i915_gem_fault().
1646 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001647void
Chris Wilson05394f32010-11-08 19:18:58 +00001648i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001649{
Chris Wilson6299f992010-11-24 12:23:44 +00001650 if (!obj->fault_mappable)
1651 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001652
David Herrmann6796cb12014-01-03 14:24:19 +01001653 drm_vma_node_unmap(&obj->base.vma_node,
1654 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001655 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001656}
1657
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001658void
1659i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1660{
1661 struct drm_i915_gem_object *obj;
1662
1663 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1664 i915_gem_release_mmap(obj);
1665}
1666
Imre Deak0fa87792013-01-07 21:47:35 +02001667uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001668i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001669{
Chris Wilsone28f8712011-07-18 13:11:49 -07001670 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001671
1672 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001673 tiling_mode == I915_TILING_NONE)
1674 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001675
1676 /* Previous chips need a power-of-two fence region when tiling */
1677 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001678 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001679 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001680 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001681
Chris Wilsone28f8712011-07-18 13:11:49 -07001682 while (gtt_size < size)
1683 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001684
Chris Wilsone28f8712011-07-18 13:11:49 -07001685 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001686}
1687
Jesse Barnesde151cf2008-11-12 10:03:55 -08001688/**
1689 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1690 * @obj: object to check
1691 *
1692 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001693 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001694 */
Imre Deakd865110c2013-01-07 21:47:33 +02001695uint32_t
1696i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1697 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001698{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001699 /*
1700 * Minimum alignment is 4k (GTT page size), but might be greater
1701 * if a fence register is needed for the object.
1702 */
Imre Deakd865110c2013-01-07 21:47:33 +02001703 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001704 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001705 return 4096;
1706
1707 /*
1708 * Previous chips need to be aligned to the size of the smallest
1709 * fence register that can contain the object.
1710 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001711 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001712}
1713
Chris Wilsond8cb5082012-08-11 15:41:03 +01001714static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1715{
1716 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1717 int ret;
1718
David Herrmann0de23972013-07-24 21:07:52 +02001719 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001720 return 0;
1721
Daniel Vetterda494d72012-12-20 15:11:16 +01001722 dev_priv->mm.shrinker_no_lock_stealing = true;
1723
Chris Wilsond8cb5082012-08-11 15:41:03 +01001724 ret = drm_gem_create_mmap_offset(&obj->base);
1725 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001726 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001727
1728 /* Badly fragmented mmap space? The only way we can recover
1729 * space is by destroying unwanted objects. We can't randomly release
1730 * mmap_offsets as userspace expects them to be persistent for the
1731 * lifetime of the objects. The closest we can is to release the
1732 * offsets on purgeable objects by truncating it and marking it purged,
1733 * which prevents userspace from ever using that object again.
1734 */
1735 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1736 ret = drm_gem_create_mmap_offset(&obj->base);
1737 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001738 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001739
1740 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001741 ret = drm_gem_create_mmap_offset(&obj->base);
1742out:
1743 dev_priv->mm.shrinker_no_lock_stealing = false;
1744
1745 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001746}
1747
1748static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1749{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001750 drm_gem_free_mmap_offset(&obj->base);
1751}
1752
Jesse Barnesde151cf2008-11-12 10:03:55 -08001753int
Dave Airlieff72145b2011-02-07 12:16:14 +10001754i915_gem_mmap_gtt(struct drm_file *file,
1755 struct drm_device *dev,
1756 uint32_t handle,
1757 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001758{
Chris Wilsonda761a62010-10-27 17:37:08 +01001759 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001760 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001761 int ret;
1762
Chris Wilson76c1dec2010-09-25 11:22:51 +01001763 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001764 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001765 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001766
Dave Airlieff72145b2011-02-07 12:16:14 +10001767 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001768 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001769 ret = -ENOENT;
1770 goto unlock;
1771 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001772
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001773 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001774 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001775 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001776 }
1777
Chris Wilson05394f32010-11-08 19:18:58 +00001778 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001779 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001780 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001781 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001782 }
1783
Chris Wilsond8cb5082012-08-11 15:41:03 +01001784 ret = i915_gem_object_create_mmap_offset(obj);
1785 if (ret)
1786 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001787
David Herrmann0de23972013-07-24 21:07:52 +02001788 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001789
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001790out:
Chris Wilson05394f32010-11-08 19:18:58 +00001791 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001792unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001793 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001794 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795}
1796
Dave Airlieff72145b2011-02-07 12:16:14 +10001797/**
1798 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1799 * @dev: DRM device
1800 * @data: GTT mapping ioctl data
1801 * @file: GEM object info
1802 *
1803 * Simply returns the fake offset to userspace so it can mmap it.
1804 * The mmap call will end up in drm_gem_mmap(), which will set things
1805 * up so we can get faults in the handler above.
1806 *
1807 * The fault handler will take care of binding the object into the GTT
1808 * (since it may have been evicted to make room for something), allocating
1809 * a fence register, and mapping the appropriate aperture address into
1810 * userspace.
1811 */
1812int
1813i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1814 struct drm_file *file)
1815{
1816 struct drm_i915_gem_mmap_gtt *args = data;
1817
Dave Airlieff72145b2011-02-07 12:16:14 +10001818 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1819}
1820
Chris Wilson55372522014-03-25 13:23:06 +00001821static inline int
1822i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1823{
1824 return obj->madv == I915_MADV_DONTNEED;
1825}
1826
Daniel Vetter225067e2012-08-20 10:23:20 +02001827/* Immediately discard the backing storage */
1828static void
1829i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001830{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001831 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001832
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001833 if (obj->base.filp == NULL)
1834 return;
1835
Daniel Vetter225067e2012-08-20 10:23:20 +02001836 /* Our goal here is to return as much of the memory as
1837 * is possible back to the system as we are called from OOM.
1838 * To do this we must instruct the shmfs to drop all of its
1839 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001840 */
Chris Wilson55372522014-03-25 13:23:06 +00001841 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001842 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001843}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001844
Chris Wilson55372522014-03-25 13:23:06 +00001845/* Try to discard unwanted pages */
1846static void
1847i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001848{
Chris Wilson55372522014-03-25 13:23:06 +00001849 struct address_space *mapping;
1850
1851 switch (obj->madv) {
1852 case I915_MADV_DONTNEED:
1853 i915_gem_object_truncate(obj);
1854 case __I915_MADV_PURGED:
1855 return;
1856 }
1857
1858 if (obj->base.filp == NULL)
1859 return;
1860
1861 mapping = file_inode(obj->base.filp)->i_mapping,
1862 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001863}
1864
Chris Wilson5cdf5882010-09-27 15:51:07 +01001865static void
Chris Wilson05394f32010-11-08 19:18:58 +00001866i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001867{
Imre Deak90797e62013-02-18 19:28:03 +02001868 struct sg_page_iter sg_iter;
1869 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001870
Chris Wilson05394f32010-11-08 19:18:58 +00001871 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001872
Chris Wilson6c085a72012-08-20 11:40:46 +02001873 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1874 if (ret) {
1875 /* In the event of a disaster, abandon all caches and
1876 * hope for the best.
1877 */
1878 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001879 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001880 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1881 }
1882
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001883 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001884 i915_gem_object_save_bit_17_swizzle(obj);
1885
Chris Wilson05394f32010-11-08 19:18:58 +00001886 if (obj->madv == I915_MADV_DONTNEED)
1887 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001888
Imre Deak90797e62013-02-18 19:28:03 +02001889 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001890 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001891
Chris Wilson05394f32010-11-08 19:18:58 +00001892 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001893 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001894
Chris Wilson05394f32010-11-08 19:18:58 +00001895 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001896 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001897
Chris Wilson9da3da62012-06-01 15:20:22 +01001898 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001899 }
Chris Wilson05394f32010-11-08 19:18:58 +00001900 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001901
Chris Wilson9da3da62012-06-01 15:20:22 +01001902 sg_free_table(obj->pages);
1903 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001904}
1905
Chris Wilsondd624af2013-01-15 12:39:35 +00001906int
Chris Wilson37e680a2012-06-07 15:38:42 +01001907i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1908{
1909 const struct drm_i915_gem_object_ops *ops = obj->ops;
1910
Chris Wilson2f745ad2012-09-04 21:02:58 +01001911 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001912 return 0;
1913
Chris Wilsona5570172012-09-04 21:02:54 +01001914 if (obj->pages_pin_count)
1915 return -EBUSY;
1916
Ben Widawsky98438772013-07-31 17:00:12 -07001917 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001918
Chris Wilsona2165e32012-12-03 11:49:00 +00001919 /* ->put_pages might need to allocate memory for the bit17 swizzle
1920 * array, hence protect them from being reaped by removing them from gtt
1921 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001922 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001923
Chris Wilson37e680a2012-06-07 15:38:42 +01001924 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001925 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001926
Chris Wilson55372522014-03-25 13:23:06 +00001927 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001928
1929 return 0;
1930}
1931
Chris Wilsond9973b42013-10-04 10:33:00 +01001932static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001933__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1934 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001935{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001936 struct list_head still_in_list;
1937 struct drm_i915_gem_object *obj;
Chris Wilsond9973b42013-10-04 10:33:00 +01001938 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001939
Chris Wilson57094f82013-09-04 10:45:50 +01001940 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001941 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001942 * (due to retiring requests) we have to strictly process only
1943 * one element of the list at the time, and recheck the list
1944 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001945 *
1946 * In particular, we must hold a reference whilst removing the
1947 * object as we may end up waiting for and/or retiring the objects.
1948 * This might release the final reference (held by the active list)
1949 * and result in the object being freed from under us. This is
1950 * similar to the precautions the eviction code must take whilst
1951 * removing objects.
1952 *
1953 * Also note that although these lists do not hold a reference to
1954 * the object we can safely grab one here: The final object
1955 * unreferencing and the bound_list are both protected by the
1956 * dev->struct_mutex and so we won't ever be able to observe an
1957 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001958 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00001959 INIT_LIST_HEAD(&still_in_list);
1960 while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
1961 obj = list_first_entry(&dev_priv->mm.unbound_list,
1962 typeof(*obj), global_list);
1963 list_move_tail(&obj->global_list, &still_in_list);
1964
1965 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1966 continue;
1967
1968 drm_gem_object_reference(&obj->base);
1969
1970 if (i915_gem_object_put_pages(obj) == 0)
1971 count += obj->base.size >> PAGE_SHIFT;
1972
1973 drm_gem_object_unreference(&obj->base);
1974 }
1975 list_splice(&still_in_list, &dev_priv->mm.unbound_list);
1976
1977 INIT_LIST_HEAD(&still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001978 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001979 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001980
Chris Wilson57094f82013-09-04 10:45:50 +01001981 obj = list_first_entry(&dev_priv->mm.bound_list,
1982 typeof(*obj), global_list);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001983 list_move_tail(&obj->global_list, &still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001984
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001985 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1986 continue;
1987
Chris Wilson57094f82013-09-04 10:45:50 +01001988 drm_gem_object_reference(&obj->base);
1989
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001990 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1991 if (i915_vma_unbind(vma))
1992 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001993
Chris Wilson57094f82013-09-04 10:45:50 +01001994 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001995 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001996
1997 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001998 }
Chris Wilsonc8725f32014-03-17 12:21:55 +00001999 list_splice(&still_in_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002000
2001 return count;
2002}
2003
Chris Wilsond9973b42013-10-04 10:33:00 +01002004static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01002005i915_gem_purge(struct drm_i915_private *dev_priv, long target)
2006{
2007 return __i915_gem_shrink(dev_priv, target, true);
2008}
2009
Chris Wilsond9973b42013-10-04 10:33:00 +01002010static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002011i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2012{
Chris Wilson6c085a72012-08-20 11:40:46 +02002013 i915_gem_evict_everything(dev_priv->dev);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002014 return __i915_gem_shrink(dev_priv, LONG_MAX, false);
Daniel Vetter225067e2012-08-20 10:23:20 +02002015}
2016
Chris Wilson37e680a2012-06-07 15:38:42 +01002017static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002018i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002019{
Chris Wilson6c085a72012-08-20 11:40:46 +02002020 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002021 int page_count, i;
2022 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002023 struct sg_table *st;
2024 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002025 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002026 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002027 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002028 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002029
Chris Wilson6c085a72012-08-20 11:40:46 +02002030 /* Assert that the object is not currently in any GPU domain. As it
2031 * wasn't in the GTT, there shouldn't be any way it could have been in
2032 * a GPU cache
2033 */
2034 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2035 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2036
Chris Wilson9da3da62012-06-01 15:20:22 +01002037 st = kmalloc(sizeof(*st), GFP_KERNEL);
2038 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002039 return -ENOMEM;
2040
Chris Wilson9da3da62012-06-01 15:20:22 +01002041 page_count = obj->base.size / PAGE_SIZE;
2042 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002043 kfree(st);
2044 return -ENOMEM;
2045 }
2046
2047 /* Get the list of pages out of our struct file. They'll be pinned
2048 * at this point until we release them.
2049 *
2050 * Fail silently without starting the shrinker
2051 */
Al Viro496ad9a2013-01-23 17:07:38 -05002052 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002053 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002054 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002055 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002056 sg = st->sgl;
2057 st->nents = 0;
2058 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002059 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2060 if (IS_ERR(page)) {
2061 i915_gem_purge(dev_priv, page_count);
2062 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2063 }
2064 if (IS_ERR(page)) {
2065 /* We've tried hard to allocate the memory by reaping
2066 * our own buffer, now let the real VM do its job and
2067 * go down in flames if truly OOM.
2068 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002069 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002070 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002071 if (IS_ERR(page))
2072 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002073 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002074#ifdef CONFIG_SWIOTLB
2075 if (swiotlb_nr_tbl()) {
2076 st->nents++;
2077 sg_set_page(sg, page, PAGE_SIZE, 0);
2078 sg = sg_next(sg);
2079 continue;
2080 }
2081#endif
Imre Deak90797e62013-02-18 19:28:03 +02002082 if (!i || page_to_pfn(page) != last_pfn + 1) {
2083 if (i)
2084 sg = sg_next(sg);
2085 st->nents++;
2086 sg_set_page(sg, page, PAGE_SIZE, 0);
2087 } else {
2088 sg->length += PAGE_SIZE;
2089 }
2090 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002091
2092 /* Check that the i965g/gm workaround works. */
2093 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002094 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002095#ifdef CONFIG_SWIOTLB
2096 if (!swiotlb_nr_tbl())
2097#endif
2098 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002099 obj->pages = st;
2100
Eric Anholt673a3942008-07-30 12:06:12 -07002101 if (i915_gem_object_needs_bit17_swizzle(obj))
2102 i915_gem_object_do_bit_17_swizzle(obj);
2103
2104 return 0;
2105
2106err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002107 sg_mark_end(sg);
2108 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002109 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002110 sg_free_table(st);
2111 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002112
2113 /* shmemfs first checks if there is enough memory to allocate the page
2114 * and reports ENOSPC should there be insufficient, along with the usual
2115 * ENOMEM for a genuine allocation failure.
2116 *
2117 * We use ENOSPC in our driver to mean that we have run out of aperture
2118 * space and so want to translate the error from shmemfs back to our
2119 * usual understanding of ENOMEM.
2120 */
2121 if (PTR_ERR(page) == -ENOSPC)
2122 return -ENOMEM;
2123 else
2124 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002125}
2126
Chris Wilson37e680a2012-06-07 15:38:42 +01002127/* Ensure that the associated pages are gathered from the backing storage
2128 * and pinned into our object. i915_gem_object_get_pages() may be called
2129 * multiple times before they are released by a single call to
2130 * i915_gem_object_put_pages() - once the pages are no longer referenced
2131 * either as a result of memory pressure (reaping pages under the shrinker)
2132 * or as the object is itself released.
2133 */
2134int
2135i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2136{
2137 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2138 const struct drm_i915_gem_object_ops *ops = obj->ops;
2139 int ret;
2140
Chris Wilson2f745ad2012-09-04 21:02:58 +01002141 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002142 return 0;
2143
Chris Wilson43e28f02013-01-08 10:53:09 +00002144 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002145 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002146 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002147 }
2148
Chris Wilsona5570172012-09-04 21:02:54 +01002149 BUG_ON(obj->pages_pin_count);
2150
Chris Wilson37e680a2012-06-07 15:38:42 +01002151 ret = ops->get_pages(obj);
2152 if (ret)
2153 return ret;
2154
Ben Widawsky35c20a62013-05-31 11:28:48 -07002155 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002156 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002157}
2158
Ben Widawskye2d05a82013-09-24 09:57:58 -07002159static void
Chris Wilson05394f32010-11-08 19:18:58 +00002160i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002161 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002162{
Chris Wilson05394f32010-11-08 19:18:58 +00002163 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01002164 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00002165 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002166
Zou Nan hai852835f2010-05-21 09:08:56 +08002167 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002168 if (obj->ring != ring && obj->last_write_seqno) {
2169 /* Keep the seqno relative to the current ring */
2170 obj->last_write_seqno = seqno;
2171 }
Chris Wilson05394f32010-11-08 19:18:58 +00002172 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002173
2174 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002175 if (!obj->active) {
2176 drm_gem_object_reference(&obj->base);
2177 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002178 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002179
Chris Wilson05394f32010-11-08 19:18:58 +00002180 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002181
Chris Wilson0201f1e2012-07-20 12:41:01 +01002182 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002183
Chris Wilsoncaea7472010-11-12 13:53:37 +00002184 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002185 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002186
Chris Wilson7dd49062012-03-21 10:48:18 +00002187 /* Bump MRU to take account of the delayed flush */
2188 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2189 struct drm_i915_fence_reg *reg;
2190
2191 reg = &dev_priv->fence_regs[obj->fence_reg];
2192 list_move_tail(&reg->lru_list,
2193 &dev_priv->mm.fence_list);
2194 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002195 }
2196}
2197
Ben Widawskye2d05a82013-09-24 09:57:58 -07002198void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002200{
2201 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2202 return i915_gem_object_move_to_active(vma->obj, ring);
2203}
2204
Chris Wilsoncaea7472010-11-12 13:53:37 +00002205static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002206i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2207{
Ben Widawskyca191b12013-07-31 17:00:14 -07002208 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002209 struct i915_address_space *vm;
2210 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002211
Chris Wilson65ce3022012-07-20 12:41:02 +01002212 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002213 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002214
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002215 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2216 vma = i915_gem_obj_to_vma(obj, vm);
2217 if (vma && !list_empty(&vma->mm_list))
2218 list_move_tail(&vma->mm_list, &vm->inactive_list);
2219 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002220
Daniel Vetterf99d7062014-06-19 16:01:59 +02002221 intel_fb_obj_flush(obj, true);
2222
Chris Wilson65ce3022012-07-20 12:41:02 +01002223 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002224 obj->ring = NULL;
2225
Chris Wilson65ce3022012-07-20 12:41:02 +01002226 obj->last_read_seqno = 0;
2227 obj->last_write_seqno = 0;
2228 obj->base.write_domain = 0;
2229
2230 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002231 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002232
2233 obj->active = 0;
2234 drm_gem_object_unreference(&obj->base);
2235
2236 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002237}
Eric Anholt673a3942008-07-30 12:06:12 -07002238
Chris Wilsonc8725f32014-03-17 12:21:55 +00002239static void
2240i915_gem_object_retire(struct drm_i915_gem_object *obj)
2241{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002242 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002243
2244 if (ring == NULL)
2245 return;
2246
2247 if (i915_seqno_passed(ring->get_seqno(ring, true),
2248 obj->last_read_seqno))
2249 i915_gem_object_move_to_inactive(obj);
2250}
2251
Chris Wilson9d7730912012-11-27 16:22:52 +00002252static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002253i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002254{
Chris Wilson9d7730912012-11-27 16:22:52 +00002255 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002256 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002257 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002258
Chris Wilson107f27a52012-12-10 13:56:17 +02002259 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002260 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002261 ret = intel_ring_idle(ring);
2262 if (ret)
2263 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002264 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002265 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002266
2267 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002268 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002269 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002270
Ben Widawskyebc348b2014-04-29 14:52:28 -07002271 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2272 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002273 }
2274
2275 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002276}
2277
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002278int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2279{
2280 struct drm_i915_private *dev_priv = dev->dev_private;
2281 int ret;
2282
2283 if (seqno == 0)
2284 return -EINVAL;
2285
2286 /* HWS page needs to be set less than what we
2287 * will inject to ring
2288 */
2289 ret = i915_gem_init_seqno(dev, seqno - 1);
2290 if (ret)
2291 return ret;
2292
2293 /* Carefully set the last_seqno value so that wrap
2294 * detection still works
2295 */
2296 dev_priv->next_seqno = seqno;
2297 dev_priv->last_seqno = seqno - 1;
2298 if (dev_priv->last_seqno == 0)
2299 dev_priv->last_seqno--;
2300
2301 return 0;
2302}
2303
Chris Wilson9d7730912012-11-27 16:22:52 +00002304int
2305i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002306{
Chris Wilson9d7730912012-11-27 16:22:52 +00002307 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002308
Chris Wilson9d7730912012-11-27 16:22:52 +00002309 /* reserve 0 for non-seqno */
2310 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002311 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002312 if (ret)
2313 return ret;
2314
2315 dev_priv->next_seqno = 1;
2316 }
2317
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002318 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002319 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002320}
2321
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002322int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002323 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002324 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002325 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002326{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002327 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002328 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002329 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002330 int ret;
2331
Oscar Mateo1b5d0632014-07-03 16:28:04 +01002332 request_start = intel_ring_get_tail(ring->buffer);
Daniel Vettercc889e02012-06-13 20:45:19 +02002333 /*
2334 * Emit any outstanding flushes - execbuf can fail to emit the flush
2335 * after having emitted the batchbuffer command. Hence we need to fix
2336 * things up similar to emitting the lazy request. The difference here
2337 * is that the flush _must_ happen before the next request, no matter
2338 * what.
2339 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002340 ret = intel_ring_flush_all_caches(ring);
2341 if (ret)
2342 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002343
Chris Wilson3c0e2342013-09-04 10:45:52 +01002344 request = ring->preallocated_lazy_request;
2345 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002346 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002347
Chris Wilsona71d8d92012-02-15 11:25:36 +00002348 /* Record the position of the start of the request so that
2349 * should we detect the updated seqno part-way through the
2350 * GPU processing the request, we never over-estimate the
2351 * position of the head.
2352 */
Oscar Mateo1b5d0632014-07-03 16:28:04 +01002353 request_ring_position = intel_ring_get_tail(ring->buffer);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002354
Chris Wilson9d7730912012-11-27 16:22:52 +00002355 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002356 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002357 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002358
Chris Wilson9d7730912012-11-27 16:22:52 +00002359 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002360 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002361 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002362 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002363
2364 /* Whilst this request exists, batch_obj will be on the
2365 * active_list, and so will hold the active reference. Only when this
2366 * request is retired will the the batch_obj be moved onto the
2367 * inactive_list and lose its active reference. Hence we do not need
2368 * to explicitly hold another reference here.
2369 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002370 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002371
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002372 /* Hold a reference to the current context so that we can inspect
2373 * it later in case a hangcheck error event fires.
2374 */
2375 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002376 if (request->ctx)
2377 i915_gem_context_reference(request->ctx);
2378
Eric Anholt673a3942008-07-30 12:06:12 -07002379 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002380 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002381 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002382
Chris Wilsondb53a302011-02-03 11:57:46 +00002383 if (file) {
2384 struct drm_i915_file_private *file_priv = file->driver_priv;
2385
Chris Wilson1c255952010-09-26 11:03:27 +01002386 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002387 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002388 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002389 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002390 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002391 }
Eric Anholt673a3942008-07-30 12:06:12 -07002392
Chris Wilson9d7730912012-11-27 16:22:52 +00002393 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002394 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002395 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002396
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002397 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002398 i915_queue_hangcheck(ring->dev);
2399
Chris Wilsonf62a0072014-02-21 17:55:39 +00002400 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2401 queue_delayed_work(dev_priv->wq,
2402 &dev_priv->mm.retire_work,
2403 round_jiffies_up_relative(HZ));
2404 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002405 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002406
Chris Wilsonacb868d2012-09-26 13:47:30 +01002407 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002408 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002409 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002410}
2411
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002412static inline void
2413i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002414{
Chris Wilson1c255952010-09-26 11:03:27 +01002415 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002416
Chris Wilson1c255952010-09-26 11:03:27 +01002417 if (!file_priv)
2418 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002419
Chris Wilson1c255952010-09-26 11:03:27 +01002420 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002421 list_del(&request->client_list);
2422 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002423 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002424}
2425
Mika Kuoppala939fd762014-01-30 19:04:44 +02002426static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002427 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002428{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002429 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002430
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002431 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2432
2433 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002434 return true;
2435
2436 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002437 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002438 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002439 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002440 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2441 if (i915_stop_ring_allow_warn(dev_priv))
2442 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002443 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002444 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002445 }
2446
2447 return false;
2448}
2449
Mika Kuoppala939fd762014-01-30 19:04:44 +02002450static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002451 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002452 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002453{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002454 struct i915_ctx_hang_stats *hs;
2455
2456 if (WARN_ON(!ctx))
2457 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002458
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002459 hs = &ctx->hang_stats;
2460
2461 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002462 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002463 hs->batch_active++;
2464 hs->guilty_ts = get_seconds();
2465 } else {
2466 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002467 }
2468}
2469
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002470static void i915_gem_free_request(struct drm_i915_gem_request *request)
2471{
2472 list_del(&request->list);
2473 i915_gem_request_remove_from_client(request);
2474
2475 if (request->ctx)
2476 i915_gem_context_unreference(request->ctx);
2477
2478 kfree(request);
2479}
2480
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002481struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002482i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002483{
Chris Wilson4db080f2013-12-04 11:37:09 +00002484 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002485 u32 completed_seqno;
2486
2487 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002488
Chris Wilson4db080f2013-12-04 11:37:09 +00002489 list_for_each_entry(request, &ring->request_list, list) {
2490 if (i915_seqno_passed(completed_seqno, request->seqno))
2491 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002492
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002493 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002494 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002495
2496 return NULL;
2497}
2498
2499static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002500 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002501{
2502 struct drm_i915_gem_request *request;
2503 bool ring_hung;
2504
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002505 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002506
2507 if (request == NULL)
2508 return;
2509
2510 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2511
Mika Kuoppala939fd762014-01-30 19:04:44 +02002512 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002513
2514 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002515 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002516}
2517
2518static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002519 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002520{
Chris Wilsondfaae392010-09-22 10:31:52 +01002521 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002522 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002523
Chris Wilson05394f32010-11-08 19:18:58 +00002524 obj = list_first_entry(&ring->active_list,
2525 struct drm_i915_gem_object,
2526 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002527
Chris Wilson05394f32010-11-08 19:18:58 +00002528 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002529 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002530
2531 /*
2532 * We must free the requests after all the corresponding objects have
2533 * been moved off active lists. Which is the same order as the normal
2534 * retire_requests function does. This is important if object hold
2535 * implicit references on things like e.g. ppgtt address spaces through
2536 * the request.
2537 */
2538 while (!list_empty(&ring->request_list)) {
2539 struct drm_i915_gem_request *request;
2540
2541 request = list_first_entry(&ring->request_list,
2542 struct drm_i915_gem_request,
2543 list);
2544
2545 i915_gem_free_request(request);
2546 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002547
2548 /* These may not have been flush before the reset, do so now */
2549 kfree(ring->preallocated_lazy_request);
2550 ring->preallocated_lazy_request = NULL;
2551 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002552}
2553
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002554void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002555{
2556 struct drm_i915_private *dev_priv = dev->dev_private;
2557 int i;
2558
Daniel Vetter4b9de732011-10-09 21:52:02 +02002559 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002560 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002561
Daniel Vetter94a335d2013-07-17 14:51:28 +02002562 /*
2563 * Commit delayed tiling changes if we have an object still
2564 * attached to the fence, otherwise just clear the fence.
2565 */
2566 if (reg->obj) {
2567 i915_gem_object_update_fence(reg->obj, reg,
2568 reg->obj->tiling_mode);
2569 } else {
2570 i915_gem_write_fence(dev, i, NULL);
2571 }
Chris Wilson312817a2010-11-22 11:50:11 +00002572 }
2573}
2574
Chris Wilson069efc12010-09-30 16:53:18 +01002575void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002576{
Chris Wilsondfaae392010-09-22 10:31:52 +01002577 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002578 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002579 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002580
Chris Wilson4db080f2013-12-04 11:37:09 +00002581 /*
2582 * Before we free the objects from the requests, we need to inspect
2583 * them for finding the guilty party. As the requests only borrow
2584 * their reference to the objects, the inspection must be done first.
2585 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002586 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002587 i915_gem_reset_ring_status(dev_priv, ring);
2588
2589 for_each_ring(ring, dev_priv, i)
2590 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002591
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002592 i915_gem_context_reset(dev);
2593
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002594 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002595}
2596
2597/**
2598 * This function clears the request list as sequence numbers are passed.
2599 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002600void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002601i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002602{
Eric Anholt673a3942008-07-30 12:06:12 -07002603 uint32_t seqno;
2604
Chris Wilsondb53a302011-02-03 11:57:46 +00002605 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002606 return;
2607
Chris Wilsondb53a302011-02-03 11:57:46 +00002608 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002609
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002610 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002611
Chris Wilsone9103032014-01-07 11:45:14 +00002612 /* Move any buffers on the active list that are no longer referenced
2613 * by the ringbuffer to the flushing/inactive lists as appropriate,
2614 * before we free the context associated with the requests.
2615 */
2616 while (!list_empty(&ring->active_list)) {
2617 struct drm_i915_gem_object *obj;
2618
2619 obj = list_first_entry(&ring->active_list,
2620 struct drm_i915_gem_object,
2621 ring_list);
2622
2623 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2624 break;
2625
2626 i915_gem_object_move_to_inactive(obj);
2627 }
2628
2629
Zou Nan hai852835f2010-05-21 09:08:56 +08002630 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002631 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002632
Zou Nan hai852835f2010-05-21 09:08:56 +08002633 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002634 struct drm_i915_gem_request,
2635 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002636
Chris Wilsondfaae392010-09-22 10:31:52 +01002637 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002638 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002639
Chris Wilsondb53a302011-02-03 11:57:46 +00002640 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002641 /* We know the GPU must have read the request to have
2642 * sent us the seqno + interrupt, so use the position
2643 * of tail of the request to update the last known position
2644 * of the GPU head.
2645 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002646 ring->buffer->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002647
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002648 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002649 }
2650
Chris Wilsondb53a302011-02-03 11:57:46 +00002651 if (unlikely(ring->trace_irq_seqno &&
2652 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002653 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002654 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002655 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002656
Chris Wilsondb53a302011-02-03 11:57:46 +00002657 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002658}
2659
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002660bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002661i915_gem_retire_requests(struct drm_device *dev)
2662{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002663 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002664 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002665 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002666 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002667
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002668 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002669 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002670 idle &= list_empty(&ring->request_list);
2671 }
2672
2673 if (idle)
2674 mod_delayed_work(dev_priv->wq,
2675 &dev_priv->mm.idle_work,
2676 msecs_to_jiffies(100));
2677
2678 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002679}
2680
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002681static void
Eric Anholt673a3942008-07-30 12:06:12 -07002682i915_gem_retire_work_handler(struct work_struct *work)
2683{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002684 struct drm_i915_private *dev_priv =
2685 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2686 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002687 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002688
Chris Wilson891b48c2010-09-29 12:26:37 +01002689 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002690 idle = false;
2691 if (mutex_trylock(&dev->struct_mutex)) {
2692 idle = i915_gem_retire_requests(dev);
2693 mutex_unlock(&dev->struct_mutex);
2694 }
2695 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002696 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2697 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002698}
Chris Wilson891b48c2010-09-29 12:26:37 +01002699
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002700static void
2701i915_gem_idle_work_handler(struct work_struct *work)
2702{
2703 struct drm_i915_private *dev_priv =
2704 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002705
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002706 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002707}
2708
Ben Widawsky5816d642012-04-11 11:18:19 -07002709/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002710 * Ensures that an object will eventually get non-busy by flushing any required
2711 * write domains, emitting any outstanding lazy request and retiring and
2712 * completed requests.
2713 */
2714static int
2715i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2716{
2717 int ret;
2718
2719 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002720 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002721 if (ret)
2722 return ret;
2723
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002724 i915_gem_retire_requests_ring(obj->ring);
2725 }
2726
2727 return 0;
2728}
2729
2730/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002731 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2732 * @DRM_IOCTL_ARGS: standard ioctl arguments
2733 *
2734 * Returns 0 if successful, else an error is returned with the remaining time in
2735 * the timeout parameter.
2736 * -ETIME: object is still busy after timeout
2737 * -ERESTARTSYS: signal interrupted the wait
2738 * -ENONENT: object doesn't exist
2739 * Also possible, but rare:
2740 * -EAGAIN: GPU wedged
2741 * -ENOMEM: damn
2742 * -ENODEV: Internal IRQ fail
2743 * -E?: The add request failed
2744 *
2745 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2746 * non-zero timeout parameter the wait ioctl will wait for the given number of
2747 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2748 * without holding struct_mutex the object may become re-busied before this
2749 * function completes. A similar but shorter * race condition exists in the busy
2750 * ioctl
2751 */
2752int
2753i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2754{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002755 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002756 struct drm_i915_gem_wait *args = data;
2757 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002758 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002759 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002760 u32 seqno = 0;
2761 int ret = 0;
2762
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002763 ret = i915_mutex_lock_interruptible(dev);
2764 if (ret)
2765 return ret;
2766
2767 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2768 if (&obj->base == NULL) {
2769 mutex_unlock(&dev->struct_mutex);
2770 return -ENOENT;
2771 }
2772
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002773 /* Need to make sure the object gets inactive eventually. */
2774 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002775 if (ret)
2776 goto out;
2777
2778 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002779 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002780 ring = obj->ring;
2781 }
2782
2783 if (seqno == 0)
2784 goto out;
2785
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002786 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002787 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002788 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002789 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002790 ret = -ETIME;
2791 goto out;
2792 }
2793
2794 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002795 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002796 mutex_unlock(&dev->struct_mutex);
2797
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002798 return __wait_seqno(ring, seqno, reset_counter, true, &args->timeout_ns,
2799 file->driver_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002800
2801out:
2802 drm_gem_object_unreference(&obj->base);
2803 mutex_unlock(&dev->struct_mutex);
2804 return ret;
2805}
2806
2807/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002808 * i915_gem_object_sync - sync an object to a ring.
2809 *
2810 * @obj: object which may be in use on another ring.
2811 * @to: ring we wish to use the object on. May be NULL.
2812 *
2813 * This code is meant to abstract object synchronization with the GPU.
2814 * Calling with NULL implies synchronizing the object with the CPU
2815 * rather than a particular GPU ring.
2816 *
2817 * Returns 0 if successful, else propagates up the lower layer error.
2818 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002819int
2820i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002821 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002822{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002823 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002824 u32 seqno;
2825 int ret, idx;
2826
2827 if (from == NULL || to == from)
2828 return 0;
2829
Ben Widawsky5816d642012-04-11 11:18:19 -07002830 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002831 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002832
2833 idx = intel_ring_sync_index(from, to);
2834
Chris Wilson0201f1e2012-07-20 12:41:01 +01002835 seqno = obj->last_read_seqno;
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002836 /* Optimization: Avoid semaphore sync when we are sure we already
2837 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002838 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002839 return 0;
2840
Ben Widawskyb4aca012012-04-25 20:50:12 -07002841 ret = i915_gem_check_olr(obj->ring, seqno);
2842 if (ret)
2843 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002844
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002845 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002846 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002847 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002848 /* We use last_read_seqno because sync_to()
2849 * might have just caused seqno wrap under
2850 * the radar.
2851 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002852 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002853
Ben Widawskye3a5a222012-04-11 11:18:20 -07002854 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002855}
2856
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002857static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2858{
2859 u32 old_write_domain, old_read_domains;
2860
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002861 /* Force a pagefault for domain tracking on next user access */
2862 i915_gem_release_mmap(obj);
2863
Keith Packardb97c3d92011-06-24 21:02:59 -07002864 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2865 return;
2866
Chris Wilson97c809fd2012-10-09 19:24:38 +01002867 /* Wait for any direct GTT access to complete */
2868 mb();
2869
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002870 old_read_domains = obj->base.read_domains;
2871 old_write_domain = obj->base.write_domain;
2872
2873 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2874 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2875
2876 trace_i915_gem_object_change_domain(obj,
2877 old_read_domains,
2878 old_write_domain);
2879}
2880
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002881int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002882{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002883 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002884 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002885 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002886
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002887 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002888 return 0;
2889
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002890 if (!drm_mm_node_allocated(&vma->node)) {
2891 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002892 return 0;
2893 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002894
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002895 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002896 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002897
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002898 BUG_ON(obj->pages == NULL);
2899
Chris Wilsona8198ee2011-04-13 22:04:09 +01002900 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002901 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002902 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002903 /* Continue on if we fail due to EIO, the GPU is hung so we
2904 * should be safe and we need to cleanup or else we might
2905 * cause memory corruption through use-after-free.
2906 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002907
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002908 if (i915_is_ggtt(vma->vm)) {
2909 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002910
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002911 /* release the fence reg _after_ flushing */
2912 ret = i915_gem_object_put_fence(obj);
2913 if (ret)
2914 return ret;
2915 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002916
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002917 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002918
Ben Widawsky6f65e292013-12-06 14:10:56 -08002919 vma->unbind_vma(vma);
2920
Chris Wilson64bf9302014-02-25 14:23:28 +00002921 list_del_init(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002922 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002923 if (i915_is_ggtt(vma->vm))
2924 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002925
Ben Widawsky2f633152013-07-17 12:19:03 -07002926 drm_mm_remove_node(&vma->node);
2927 i915_gem_vma_destroy(vma);
2928
2929 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002930 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07002931 if (list_empty(&obj->vma_list)) {
2932 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002933 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07002934 }
Eric Anholt673a3942008-07-30 12:06:12 -07002935
Chris Wilson70903c32013-12-04 09:59:09 +00002936 /* And finally now the object is completely decoupled from this vma,
2937 * we can drop its hold on the backing storage and allow it to be
2938 * reaped by the shrinker.
2939 */
2940 i915_gem_object_unpin_pages(obj);
2941
Chris Wilson88241782011-01-07 17:09:48 +00002942 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002943}
2944
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002945int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002946{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002947 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002948 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002949 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002950
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002951 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002952 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +01002953 ret = i915_switch_context(ring, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002954 if (ret)
2955 return ret;
2956
Chris Wilson3e960502012-11-27 16:22:54 +00002957 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002958 if (ret)
2959 return ret;
2960 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002961
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002962 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002963}
2964
Chris Wilson9ce079e2012-04-17 15:31:30 +01002965static void i965_write_fence_reg(struct drm_device *dev, int reg,
2966 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002967{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002968 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002969 int fence_reg;
2970 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002971
Imre Deak56c844e2013-01-07 21:47:34 +02002972 if (INTEL_INFO(dev)->gen >= 6) {
2973 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2974 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2975 } else {
2976 fence_reg = FENCE_REG_965_0;
2977 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2978 }
2979
Chris Wilsond18b9612013-07-10 13:36:23 +01002980 fence_reg += reg * 8;
2981
2982 /* To w/a incoherency with non-atomic 64-bit register updates,
2983 * we split the 64-bit update into two 32-bit writes. In order
2984 * for a partial fence not to be evaluated between writes, we
2985 * precede the update with write to turn off the fence register,
2986 * and only enable the fence as the last step.
2987 *
2988 * For extra levels of paranoia, we make sure each step lands
2989 * before applying the next step.
2990 */
2991 I915_WRITE(fence_reg, 0);
2992 POSTING_READ(fence_reg);
2993
Chris Wilson9ce079e2012-04-17 15:31:30 +01002994 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002995 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002996 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002997
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002998 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002999 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003000 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003001 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003002 if (obj->tiling_mode == I915_TILING_Y)
3003 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3004 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003005
Chris Wilsond18b9612013-07-10 13:36:23 +01003006 I915_WRITE(fence_reg + 4, val >> 32);
3007 POSTING_READ(fence_reg + 4);
3008
3009 I915_WRITE(fence_reg + 0, val);
3010 POSTING_READ(fence_reg);
3011 } else {
3012 I915_WRITE(fence_reg + 4, 0);
3013 POSTING_READ(fence_reg + 4);
3014 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003015}
3016
Chris Wilson9ce079e2012-04-17 15:31:30 +01003017static void i915_write_fence_reg(struct drm_device *dev, int reg,
3018 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003019{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003020 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003021 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003022
Chris Wilson9ce079e2012-04-17 15:31:30 +01003023 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003024 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003025 int pitch_val;
3026 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003027
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003028 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003029 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003030 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3031 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3032 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003033
3034 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3035 tile_width = 128;
3036 else
3037 tile_width = 512;
3038
3039 /* Note: pitch better be a power of two tile widths */
3040 pitch_val = obj->stride / tile_width;
3041 pitch_val = ffs(pitch_val) - 1;
3042
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003043 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003044 if (obj->tiling_mode == I915_TILING_Y)
3045 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3046 val |= I915_FENCE_SIZE_BITS(size);
3047 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3048 val |= I830_FENCE_REG_VALID;
3049 } else
3050 val = 0;
3051
3052 if (reg < 8)
3053 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003054 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003055 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003056
Chris Wilson9ce079e2012-04-17 15:31:30 +01003057 I915_WRITE(reg, val);
3058 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003059}
3060
Chris Wilson9ce079e2012-04-17 15:31:30 +01003061static void i830_write_fence_reg(struct drm_device *dev, int reg,
3062 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003063{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003064 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003065 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003066
Chris Wilson9ce079e2012-04-17 15:31:30 +01003067 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003068 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003069 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003070
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003071 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003072 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003073 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3074 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3075 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003076
Chris Wilson9ce079e2012-04-17 15:31:30 +01003077 pitch_val = obj->stride / 128;
3078 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003079
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003080 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003081 if (obj->tiling_mode == I915_TILING_Y)
3082 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3083 val |= I830_FENCE_SIZE_BITS(size);
3084 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3085 val |= I830_FENCE_REG_VALID;
3086 } else
3087 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003088
Chris Wilson9ce079e2012-04-17 15:31:30 +01003089 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3090 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3091}
3092
Chris Wilsond0a57782012-10-09 19:24:37 +01003093inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3094{
3095 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3096}
3097
Chris Wilson9ce079e2012-04-17 15:31:30 +01003098static void i915_gem_write_fence(struct drm_device *dev, int reg,
3099 struct drm_i915_gem_object *obj)
3100{
Chris Wilsond0a57782012-10-09 19:24:37 +01003101 struct drm_i915_private *dev_priv = dev->dev_private;
3102
3103 /* Ensure that all CPU reads are completed before installing a fence
3104 * and all writes before removing the fence.
3105 */
3106 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3107 mb();
3108
Daniel Vetter94a335d2013-07-17 14:51:28 +02003109 WARN(obj && (!obj->stride || !obj->tiling_mode),
3110 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3111 obj->stride, obj->tiling_mode);
3112
Chris Wilson9ce079e2012-04-17 15:31:30 +01003113 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07003114 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003115 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003116 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003117 case 5:
3118 case 4: i965_write_fence_reg(dev, reg, obj); break;
3119 case 3: i915_write_fence_reg(dev, reg, obj); break;
3120 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003121 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003122 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003123
3124 /* And similarly be paranoid that no direct access to this region
3125 * is reordered to before the fence is installed.
3126 */
3127 if (i915_gem_object_needs_mb(obj))
3128 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003129}
3130
Chris Wilson61050802012-04-17 15:31:31 +01003131static inline int fence_number(struct drm_i915_private *dev_priv,
3132 struct drm_i915_fence_reg *fence)
3133{
3134 return fence - dev_priv->fence_regs;
3135}
3136
3137static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3138 struct drm_i915_fence_reg *fence,
3139 bool enable)
3140{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003141 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003142 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003143
Chris Wilson46a0b632013-07-10 13:36:24 +01003144 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003145
3146 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003147 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003148 fence->obj = obj;
3149 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3150 } else {
3151 obj->fence_reg = I915_FENCE_REG_NONE;
3152 fence->obj = NULL;
3153 list_del_init(&fence->lru_list);
3154 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003155 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003156}
3157
Chris Wilsond9e86c02010-11-10 16:40:20 +00003158static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003159i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003160{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003161 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003162 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003163 if (ret)
3164 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003165
3166 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003167 }
3168
Chris Wilson86d5bc32012-07-20 12:41:04 +01003169 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003170 return 0;
3171}
3172
3173int
3174i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3175{
Chris Wilson61050802012-04-17 15:31:31 +01003176 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003177 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003178 int ret;
3179
Chris Wilsond0a57782012-10-09 19:24:37 +01003180 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003181 if (ret)
3182 return ret;
3183
Chris Wilson61050802012-04-17 15:31:31 +01003184 if (obj->fence_reg == I915_FENCE_REG_NONE)
3185 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003186
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003187 fence = &dev_priv->fence_regs[obj->fence_reg];
3188
Daniel Vetteraff10b302014-02-14 14:06:05 +01003189 if (WARN_ON(fence->pin_count))
3190 return -EBUSY;
3191
Chris Wilson61050802012-04-17 15:31:31 +01003192 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003193 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003194
3195 return 0;
3196}
3197
3198static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003199i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003200{
Daniel Vetterae3db242010-02-19 11:51:58 +01003201 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003202 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003203 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003204
3205 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003206 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003207 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3208 reg = &dev_priv->fence_regs[i];
3209 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003210 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003211
Chris Wilson1690e1e2011-12-14 13:57:08 +01003212 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003213 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003214 }
3215
Chris Wilsond9e86c02010-11-10 16:40:20 +00003216 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003217 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003218
3219 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003220 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003221 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003222 continue;
3223
Chris Wilson8fe301a2012-04-17 15:31:28 +01003224 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003225 }
3226
Chris Wilson5dce5b932014-01-20 10:17:36 +00003227deadlock:
3228 /* Wait for completion of pending flips which consume fences */
3229 if (intel_has_pending_fb_unpin(dev))
3230 return ERR_PTR(-EAGAIN);
3231
3232 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003233}
3234
Jesse Barnesde151cf2008-11-12 10:03:55 -08003235/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003236 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003237 * @obj: object to map through a fence reg
3238 *
3239 * When mapping objects through the GTT, userspace wants to be able to write
3240 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003241 * This function walks the fence regs looking for a free one for @obj,
3242 * stealing one if it can't find any.
3243 *
3244 * It then sets up the reg based on the object's properties: address, pitch
3245 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003246 *
3247 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003248 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003249int
Chris Wilson06d98132012-04-17 15:31:24 +01003250i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003251{
Chris Wilson05394f32010-11-08 19:18:58 +00003252 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003253 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003254 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003255 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003256 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003257
Chris Wilson14415742012-04-17 15:31:33 +01003258 /* Have we updated the tiling parameters upon the object and so
3259 * will need to serialise the write to the associated fence register?
3260 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003261 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003262 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003263 if (ret)
3264 return ret;
3265 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003266
Chris Wilsond9e86c02010-11-10 16:40:20 +00003267 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003268 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3269 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003270 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003271 list_move_tail(&reg->lru_list,
3272 &dev_priv->mm.fence_list);
3273 return 0;
3274 }
3275 } else if (enable) {
3276 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003277 if (IS_ERR(reg))
3278 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003279
Chris Wilson14415742012-04-17 15:31:33 +01003280 if (reg->obj) {
3281 struct drm_i915_gem_object *old = reg->obj;
3282
Chris Wilsond0a57782012-10-09 19:24:37 +01003283 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003284 if (ret)
3285 return ret;
3286
Chris Wilson14415742012-04-17 15:31:33 +01003287 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003288 }
Chris Wilson14415742012-04-17 15:31:33 +01003289 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003290 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003291
Chris Wilson14415742012-04-17 15:31:33 +01003292 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003293
Chris Wilson9ce079e2012-04-17 15:31:30 +01003294 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003295}
3296
Chris Wilson42d6ab42012-07-26 11:49:32 +01003297static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3298 struct drm_mm_node *gtt_space,
3299 unsigned long cache_level)
3300{
3301 struct drm_mm_node *other;
3302
3303 /* On non-LLC machines we have to be careful when putting differing
3304 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003305 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003306 */
3307 if (HAS_LLC(dev))
3308 return true;
3309
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003310 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003311 return true;
3312
3313 if (list_empty(&gtt_space->node_list))
3314 return true;
3315
3316 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3317 if (other->allocated && !other->hole_follows && other->color != cache_level)
3318 return false;
3319
3320 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3321 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3322 return false;
3323
3324 return true;
3325}
3326
3327static void i915_gem_verify_gtt(struct drm_device *dev)
3328{
3329#if WATCH_GTT
3330 struct drm_i915_private *dev_priv = dev->dev_private;
3331 struct drm_i915_gem_object *obj;
3332 int err = 0;
3333
Ben Widawsky35c20a62013-05-31 11:28:48 -07003334 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003335 if (obj->gtt_space == NULL) {
3336 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3337 err++;
3338 continue;
3339 }
3340
3341 if (obj->cache_level != obj->gtt_space->color) {
3342 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003343 i915_gem_obj_ggtt_offset(obj),
3344 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003345 obj->cache_level,
3346 obj->gtt_space->color);
3347 err++;
3348 continue;
3349 }
3350
3351 if (!i915_gem_valid_gtt_space(dev,
3352 obj->gtt_space,
3353 obj->cache_level)) {
3354 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003355 i915_gem_obj_ggtt_offset(obj),
3356 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003357 obj->cache_level);
3358 err++;
3359 continue;
3360 }
3361 }
3362
3363 WARN_ON(err);
3364#endif
3365}
3366
Jesse Barnesde151cf2008-11-12 10:03:55 -08003367/**
Eric Anholt673a3942008-07-30 12:06:12 -07003368 * Finds free space in the GTT aperture and binds the object there.
3369 */
Daniel Vetter262de142014-02-14 14:01:20 +01003370static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003371i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3372 struct i915_address_space *vm,
3373 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003374 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003375{
Chris Wilson05394f32010-11-08 19:18:58 +00003376 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003377 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003378 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003379 unsigned long start =
3380 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3381 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003382 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003383 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003384 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003385
Chris Wilsone28f8712011-07-18 13:11:49 -07003386 fence_size = i915_gem_get_gtt_size(dev,
3387 obj->base.size,
3388 obj->tiling_mode);
3389 fence_alignment = i915_gem_get_gtt_alignment(dev,
3390 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003391 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003392 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003393 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003394 obj->base.size,
3395 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003396
Eric Anholt673a3942008-07-30 12:06:12 -07003397 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003398 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003399 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003400 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003401 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003402 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003403 }
3404
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003405 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003406
Chris Wilson654fc602010-05-27 13:18:21 +01003407 /* If the object is bigger than the entire aperture, reject it early
3408 * before evicting everything in a vain attempt to find space.
3409 */
Chris Wilsond23db882014-05-23 08:48:08 +02003410 if (obj->base.size > end) {
3411 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003412 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003413 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003414 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003415 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003416 }
3417
Chris Wilson37e680a2012-06-07 15:38:42 +01003418 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003419 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003420 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003421
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003422 i915_gem_object_pin_pages(obj);
3423
Ben Widawskyaccfef22013-08-14 11:38:35 +02003424 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003425 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003426 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003427
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003428search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003429 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003430 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003431 obj->cache_level,
3432 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003433 DRM_MM_SEARCH_DEFAULT,
3434 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003435 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003436 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003437 obj->cache_level,
3438 start, end,
3439 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003440 if (ret == 0)
3441 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003442
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003443 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003444 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003445 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003446 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003447 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003448 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003449 }
3450
Daniel Vetter74163902012-02-15 23:50:21 +01003451 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003452 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003453 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003454
Ben Widawsky35c20a62013-05-31 11:28:48 -07003455 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003456 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003457
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003458 if (i915_is_ggtt(vm)) {
3459 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003460
Daniel Vetter49987092013-08-14 10:21:23 +02003461 fenceable = (vma->node.size == fence_size &&
3462 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003463
Daniel Vetter49987092013-08-14 10:21:23 +02003464 mappable = (vma->node.start + obj->base.size <=
3465 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003466
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003467 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003468 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003469
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003470 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003471
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003472 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003473 vma->bind_vma(vma, obj->cache_level,
3474 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3475
Chris Wilson42d6ab42012-07-26 11:49:32 +01003476 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003477 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003478
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003479err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003480 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003481err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003482 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003483 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003484err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003485 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003486 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003487}
3488
Chris Wilson000433b2013-08-08 14:41:09 +01003489bool
Chris Wilson2c225692013-08-09 12:26:45 +01003490i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3491 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003492{
Eric Anholt673a3942008-07-30 12:06:12 -07003493 /* If we don't have a page list set up, then we're not pinned
3494 * to GPU, and we can ignore the cache flush because it'll happen
3495 * again at bind time.
3496 */
Chris Wilson05394f32010-11-08 19:18:58 +00003497 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003498 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003499
Imre Deak769ce462013-02-13 21:56:05 +02003500 /*
3501 * Stolen memory is always coherent with the GPU as it is explicitly
3502 * marked as wc by the system, or the system is cache-coherent.
3503 */
3504 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003505 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003506
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003507 /* If the GPU is snooping the contents of the CPU cache,
3508 * we do not need to manually clear the CPU cache lines. However,
3509 * the caches are only snooped when the render cache is
3510 * flushed/invalidated. As we always have to emit invalidations
3511 * and flushes when moving into and out of the RENDER domain, correct
3512 * snooping behaviour occurs naturally as the result of our domain
3513 * tracking.
3514 */
Chris Wilson2c225692013-08-09 12:26:45 +01003515 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003516 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003517
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003518 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003519 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003520
3521 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003522}
3523
3524/** Flushes the GTT write domain for the object if it's dirty. */
3525static void
Chris Wilson05394f32010-11-08 19:18:58 +00003526i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003527{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003528 uint32_t old_write_domain;
3529
Chris Wilson05394f32010-11-08 19:18:58 +00003530 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003531 return;
3532
Chris Wilson63256ec2011-01-04 18:42:07 +00003533 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003534 * to it immediately go to main memory as far as we know, so there's
3535 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003536 *
3537 * However, we do have to enforce the order so that all writes through
3538 * the GTT land before any writes to the device, such as updates to
3539 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003540 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003541 wmb();
3542
Chris Wilson05394f32010-11-08 19:18:58 +00003543 old_write_domain = obj->base.write_domain;
3544 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003545
Daniel Vetterf99d7062014-06-19 16:01:59 +02003546 intel_fb_obj_flush(obj, false);
3547
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003548 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003549 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003550 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003551}
3552
3553/** Flushes the CPU write domain for the object if it's dirty. */
3554static void
Chris Wilson2c225692013-08-09 12:26:45 +01003555i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3556 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003557{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003558 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003559
Chris Wilson05394f32010-11-08 19:18:58 +00003560 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 return;
3562
Chris Wilson000433b2013-08-08 14:41:09 +01003563 if (i915_gem_clflush_object(obj, force))
3564 i915_gem_chipset_flush(obj->base.dev);
3565
Chris Wilson05394f32010-11-08 19:18:58 +00003566 old_write_domain = obj->base.write_domain;
3567 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003568
Daniel Vetterf99d7062014-06-19 16:01:59 +02003569 intel_fb_obj_flush(obj, false);
3570
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003571 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003572 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003573 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003574}
3575
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003576/**
3577 * Moves a single object to the GTT read, and possibly write domain.
3578 *
3579 * This function returns when the move is complete, including waiting on
3580 * flushes to occur.
3581 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003582int
Chris Wilson20217462010-11-23 15:26:33 +00003583i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003584{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003585 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003586 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003587 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003588
Eric Anholt02354392008-11-26 13:58:13 -08003589 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003590 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003591 return -EINVAL;
3592
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003593 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3594 return 0;
3595
Chris Wilson0201f1e2012-07-20 12:41:01 +01003596 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003597 if (ret)
3598 return ret;
3599
Chris Wilsonc8725f32014-03-17 12:21:55 +00003600 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003601 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003602
Chris Wilsond0a57782012-10-09 19:24:37 +01003603 /* Serialise direct access to this object with the barriers for
3604 * coherent writes from the GPU, by effectively invalidating the
3605 * GTT domain upon first access.
3606 */
3607 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3608 mb();
3609
Chris Wilson05394f32010-11-08 19:18:58 +00003610 old_write_domain = obj->base.write_domain;
3611 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003612
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003613 /* It should now be out of any other write domains, and we can update
3614 * the domain values for our changes.
3615 */
Chris Wilson05394f32010-11-08 19:18:58 +00003616 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3617 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003618 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003619 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3620 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3621 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003622 }
3623
Daniel Vetterf99d7062014-06-19 16:01:59 +02003624 if (write)
3625 intel_fb_obj_invalidate(obj, NULL);
3626
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003627 trace_i915_gem_object_change_domain(obj,
3628 old_read_domains,
3629 old_write_domain);
3630
Chris Wilson8325a092012-04-24 15:52:35 +01003631 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003632 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003633 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003634 if (vma)
3635 list_move_tail(&vma->mm_list,
3636 &dev_priv->gtt.base.inactive_list);
3637
3638 }
Chris Wilson8325a092012-04-24 15:52:35 +01003639
Eric Anholte47c68e2008-11-14 13:35:19 -08003640 return 0;
3641}
3642
Chris Wilsone4ffd172011-04-04 09:44:39 +01003643int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3644 enum i915_cache_level cache_level)
3645{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003646 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003647 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003648 int ret;
3649
3650 if (obj->cache_level == cache_level)
3651 return 0;
3652
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003653 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003654 DRM_DEBUG("can not change the cache level of pinned objects\n");
3655 return -EBUSY;
3656 }
3657
Chris Wilsondf6f7832014-03-21 07:40:56 +00003658 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003659 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003660 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003661 if (ret)
3662 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003663 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003664 }
3665
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003666 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003667 ret = i915_gem_object_finish_gpu(obj);
3668 if (ret)
3669 return ret;
3670
3671 i915_gem_object_finish_gtt(obj);
3672
3673 /* Before SandyBridge, you could not use tiling or fence
3674 * registers with snooped memory, so relinquish any fences
3675 * currently pointing to our region in the aperture.
3676 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003677 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003678 ret = i915_gem_object_put_fence(obj);
3679 if (ret)
3680 return ret;
3681 }
3682
Ben Widawsky6f65e292013-12-06 14:10:56 -08003683 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003684 if (drm_mm_node_allocated(&vma->node))
3685 vma->bind_vma(vma, cache_level,
3686 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003687 }
3688
Chris Wilson2c225692013-08-09 12:26:45 +01003689 list_for_each_entry(vma, &obj->vma_list, vma_link)
3690 vma->node.color = cache_level;
3691 obj->cache_level = cache_level;
3692
3693 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003694 u32 old_read_domains, old_write_domain;
3695
3696 /* If we're coming from LLC cached, then we haven't
3697 * actually been tracking whether the data is in the
3698 * CPU cache or not, since we only allow one bit set
3699 * in obj->write_domain and have been skipping the clflushes.
3700 * Just set it to the CPU cache for now.
3701 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003702 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003703 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003704
3705 old_read_domains = obj->base.read_domains;
3706 old_write_domain = obj->base.write_domain;
3707
3708 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3709 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3710
3711 trace_i915_gem_object_change_domain(obj,
3712 old_read_domains,
3713 old_write_domain);
3714 }
3715
Chris Wilson42d6ab42012-07-26 11:49:32 +01003716 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003717 return 0;
3718}
3719
Ben Widawsky199adf42012-09-21 17:01:20 -07003720int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3721 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003722{
Ben Widawsky199adf42012-09-21 17:01:20 -07003723 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003724 struct drm_i915_gem_object *obj;
3725 int ret;
3726
3727 ret = i915_mutex_lock_interruptible(dev);
3728 if (ret)
3729 return ret;
3730
3731 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3732 if (&obj->base == NULL) {
3733 ret = -ENOENT;
3734 goto unlock;
3735 }
3736
Chris Wilson651d7942013-08-08 14:41:10 +01003737 switch (obj->cache_level) {
3738 case I915_CACHE_LLC:
3739 case I915_CACHE_L3_LLC:
3740 args->caching = I915_CACHING_CACHED;
3741 break;
3742
Chris Wilson4257d3b2013-08-08 14:41:11 +01003743 case I915_CACHE_WT:
3744 args->caching = I915_CACHING_DISPLAY;
3745 break;
3746
Chris Wilson651d7942013-08-08 14:41:10 +01003747 default:
3748 args->caching = I915_CACHING_NONE;
3749 break;
3750 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003751
3752 drm_gem_object_unreference(&obj->base);
3753unlock:
3754 mutex_unlock(&dev->struct_mutex);
3755 return ret;
3756}
3757
Ben Widawsky199adf42012-09-21 17:01:20 -07003758int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3759 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003760{
Ben Widawsky199adf42012-09-21 17:01:20 -07003761 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003762 struct drm_i915_gem_object *obj;
3763 enum i915_cache_level level;
3764 int ret;
3765
Ben Widawsky199adf42012-09-21 17:01:20 -07003766 switch (args->caching) {
3767 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003768 level = I915_CACHE_NONE;
3769 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003770 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003771 level = I915_CACHE_LLC;
3772 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003773 case I915_CACHING_DISPLAY:
3774 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3775 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003776 default:
3777 return -EINVAL;
3778 }
3779
Ben Widawsky3bc29132012-09-26 16:15:20 -07003780 ret = i915_mutex_lock_interruptible(dev);
3781 if (ret)
3782 return ret;
3783
Chris Wilsone6994ae2012-07-10 10:27:08 +01003784 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3785 if (&obj->base == NULL) {
3786 ret = -ENOENT;
3787 goto unlock;
3788 }
3789
3790 ret = i915_gem_object_set_cache_level(obj, level);
3791
3792 drm_gem_object_unreference(&obj->base);
3793unlock:
3794 mutex_unlock(&dev->struct_mutex);
3795 return ret;
3796}
3797
Chris Wilsoncc98b412013-08-09 12:25:09 +01003798static bool is_pin_display(struct drm_i915_gem_object *obj)
3799{
Oscar Mateo19656432014-05-16 14:20:43 +01003800 struct i915_vma *vma;
3801
3802 if (list_empty(&obj->vma_list))
3803 return false;
3804
3805 vma = i915_gem_obj_to_ggtt(obj);
3806 if (!vma)
3807 return false;
3808
Chris Wilsoncc98b412013-08-09 12:25:09 +01003809 /* There are 3 sources that pin objects:
3810 * 1. The display engine (scanouts, sprites, cursors);
3811 * 2. Reservations for execbuffer;
3812 * 3. The user.
3813 *
3814 * We can ignore reservations as we hold the struct_mutex and
3815 * are only called outside of the reservation path. The user
3816 * can only increment pin_count once, and so if after
3817 * subtracting the potential reference by the user, any pin_count
3818 * remains, it must be due to another use by the display engine.
3819 */
Oscar Mateo19656432014-05-16 14:20:43 +01003820 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003821}
3822
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003823/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003824 * Prepare buffer for display plane (scanout, cursors, etc).
3825 * Can be called from an uninterruptible phase (modesetting) and allows
3826 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003827 */
3828int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003829i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3830 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003831 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003832{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003833 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003834 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003835 int ret;
3836
Chris Wilson0be73282010-12-06 14:36:27 +00003837 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003838 ret = i915_gem_object_sync(obj, pipelined);
3839 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003840 return ret;
3841 }
3842
Chris Wilsoncc98b412013-08-09 12:25:09 +01003843 /* Mark the pin_display early so that we account for the
3844 * display coherency whilst setting up the cache domains.
3845 */
Oscar Mateo19656432014-05-16 14:20:43 +01003846 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003847 obj->pin_display = true;
3848
Eric Anholta7ef0642011-03-29 16:59:54 -07003849 /* The display engine is not coherent with the LLC cache on gen6. As
3850 * a result, we make sure that the pinning that is about to occur is
3851 * done with uncached PTEs. This is lowest common denominator for all
3852 * chipsets.
3853 *
3854 * However for gen6+, we could do better by using the GFDT bit instead
3855 * of uncaching, which would allow us to flush all the LLC-cached data
3856 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3857 */
Chris Wilson651d7942013-08-08 14:41:10 +01003858 ret = i915_gem_object_set_cache_level(obj,
3859 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003860 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003861 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003862
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003863 /* As the user may map the buffer once pinned in the display plane
3864 * (e.g. libkms for the bootup splash), we have to ensure that we
3865 * always use map_and_fenceable for all scanout buffers.
3866 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003867 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003868 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003869 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003870
Chris Wilson2c225692013-08-09 12:26:45 +01003871 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003872
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003873 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003874 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003875
3876 /* It should now be out of any other write domains, and we can update
3877 * the domain values for our changes.
3878 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003879 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003880 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003881
3882 trace_i915_gem_object_change_domain(obj,
3883 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003884 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003885
3886 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003887
3888err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003889 WARN_ON(was_pin_display != is_pin_display(obj));
3890 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003891 return ret;
3892}
3893
3894void
3895i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3896{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003897 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003898 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003899}
3900
Chris Wilson85345512010-11-13 09:49:11 +00003901int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003902i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003903{
Chris Wilson88241782011-01-07 17:09:48 +00003904 int ret;
3905
Chris Wilsona8198ee2011-04-13 22:04:09 +01003906 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003907 return 0;
3908
Chris Wilson0201f1e2012-07-20 12:41:01 +01003909 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003910 if (ret)
3911 return ret;
3912
Chris Wilsona8198ee2011-04-13 22:04:09 +01003913 /* Ensure that we invalidate the GPU's caches and TLBs. */
3914 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003915 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003916}
3917
Eric Anholte47c68e2008-11-14 13:35:19 -08003918/**
3919 * Moves a single object to the CPU read, and possibly write domain.
3920 *
3921 * This function returns when the move is complete, including waiting on
3922 * flushes to occur.
3923 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003924int
Chris Wilson919926a2010-11-12 13:42:53 +00003925i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003926{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003927 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003928 int ret;
3929
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003930 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3931 return 0;
3932
Chris Wilson0201f1e2012-07-20 12:41:01 +01003933 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003934 if (ret)
3935 return ret;
3936
Chris Wilsonc8725f32014-03-17 12:21:55 +00003937 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003938 i915_gem_object_flush_gtt_write_domain(obj);
3939
Chris Wilson05394f32010-11-08 19:18:58 +00003940 old_write_domain = obj->base.write_domain;
3941 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003942
Eric Anholte47c68e2008-11-14 13:35:19 -08003943 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003944 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003945 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003946
Chris Wilson05394f32010-11-08 19:18:58 +00003947 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003948 }
3949
3950 /* It should now be out of any other write domains, and we can update
3951 * the domain values for our changes.
3952 */
Chris Wilson05394f32010-11-08 19:18:58 +00003953 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003954
3955 /* If we're writing through the CPU, then the GPU read domains will
3956 * need to be invalidated at next use.
3957 */
3958 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003959 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3960 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003961 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003962
Daniel Vetterf99d7062014-06-19 16:01:59 +02003963 if (write)
3964 intel_fb_obj_invalidate(obj, NULL);
3965
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003966 trace_i915_gem_object_change_domain(obj,
3967 old_read_domains,
3968 old_write_domain);
3969
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003970 return 0;
3971}
3972
Eric Anholt673a3942008-07-30 12:06:12 -07003973/* Throttle our rendering by waiting until the ring has completed our requests
3974 * emitted over 20 msec ago.
3975 *
Eric Anholtb9624422009-06-03 07:27:35 +00003976 * Note that if we were to use the current jiffies each time around the loop,
3977 * we wouldn't escape the function with any frames outstanding if the time to
3978 * render a frame was over 20ms.
3979 *
Eric Anholt673a3942008-07-30 12:06:12 -07003980 * This should get us reasonable parallelism between CPU and GPU but also
3981 * relatively low latency when blocking on a particular request to finish.
3982 */
3983static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003984i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003985{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003986 struct drm_i915_private *dev_priv = dev->dev_private;
3987 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003988 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003989 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003990 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003991 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003992 u32 seqno = 0;
3993 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003994
Daniel Vetter308887a2012-11-14 17:14:06 +01003995 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3996 if (ret)
3997 return ret;
3998
3999 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4000 if (ret)
4001 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004002
Chris Wilson1c255952010-09-26 11:03:27 +01004003 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004004 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004005 if (time_after_eq(request->emitted_jiffies, recent_enough))
4006 break;
4007
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004008 ring = request->ring;
4009 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004010 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004011 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004012 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004013
4014 if (seqno == 0)
4015 return 0;
4016
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004017 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004018 if (ret == 0)
4019 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004020
Eric Anholt673a3942008-07-30 12:06:12 -07004021 return ret;
4022}
4023
Chris Wilsond23db882014-05-23 08:48:08 +02004024static bool
4025i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4026{
4027 struct drm_i915_gem_object *obj = vma->obj;
4028
4029 if (alignment &&
4030 vma->node.start & (alignment - 1))
4031 return true;
4032
4033 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4034 return true;
4035
4036 if (flags & PIN_OFFSET_BIAS &&
4037 vma->node.start < (flags & PIN_OFFSET_MASK))
4038 return true;
4039
4040 return false;
4041}
4042
Eric Anholt673a3942008-07-30 12:06:12 -07004043int
Chris Wilson05394f32010-11-08 19:18:58 +00004044i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004045 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004046 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004047 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004048{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004049 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004050 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004051 int ret;
4052
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004053 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4054 return -ENODEV;
4055
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004056 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004057 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004058
4059 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004060 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004061 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4062 return -EBUSY;
4063
Chris Wilsond23db882014-05-23 08:48:08 +02004064 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004065 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004066 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004067 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004068 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004069 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004070 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004071 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004072 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004073 if (ret)
4074 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004075
4076 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004077 }
4078 }
4079
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004080 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004081 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4082 if (IS_ERR(vma))
4083 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004084 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004085
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004086 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4087 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004088
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004089 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004090 if (flags & PIN_MAPPABLE)
4091 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004092
4093 return 0;
4094}
4095
4096void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004097i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004098{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004099 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004100
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004101 BUG_ON(!vma);
4102 BUG_ON(vma->pin_count == 0);
4103 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4104
4105 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004106 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004107}
4108
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004109bool
4110i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4111{
4112 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4113 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4114 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4115
4116 WARN_ON(!ggtt_vma ||
4117 dev_priv->fence_regs[obj->fence_reg].pin_count >
4118 ggtt_vma->pin_count);
4119 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4120 return true;
4121 } else
4122 return false;
4123}
4124
4125void
4126i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4127{
4128 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4129 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4130 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4131 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4132 }
4133}
4134
Eric Anholt673a3942008-07-30 12:06:12 -07004135int
4136i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004137 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004138{
4139 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004140 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004141 int ret;
4142
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004143 if (INTEL_INFO(dev)->gen >= 6)
4144 return -ENODEV;
4145
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004146 ret = i915_mutex_lock_interruptible(dev);
4147 if (ret)
4148 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004149
Chris Wilson05394f32010-11-08 19:18:58 +00004150 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004151 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004152 ret = -ENOENT;
4153 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004154 }
Eric Anholt673a3942008-07-30 12:06:12 -07004155
Chris Wilson05394f32010-11-08 19:18:58 +00004156 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004157 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004158 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004159 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004160 }
4161
Chris Wilson05394f32010-11-08 19:18:58 +00004162 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004163 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004164 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004165 ret = -EINVAL;
4166 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004167 }
4168
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004169 if (obj->user_pin_count == ULONG_MAX) {
4170 ret = -EBUSY;
4171 goto out;
4172 }
4173
Chris Wilson93be8782013-01-02 10:31:22 +00004174 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004175 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004176 if (ret)
4177 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004178 }
4179
Chris Wilson93be8782013-01-02 10:31:22 +00004180 obj->user_pin_count++;
4181 obj->pin_filp = file;
4182
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004183 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004184out:
Chris Wilson05394f32010-11-08 19:18:58 +00004185 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004186unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004187 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004188 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004189}
4190
4191int
4192i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004193 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004194{
4195 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004196 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004197 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004198
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004199 ret = i915_mutex_lock_interruptible(dev);
4200 if (ret)
4201 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004202
Chris Wilson05394f32010-11-08 19:18:58 +00004203 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004204 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004205 ret = -ENOENT;
4206 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004207 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004208
Chris Wilson05394f32010-11-08 19:18:58 +00004209 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004210 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004211 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004212 ret = -EINVAL;
4213 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004214 }
Chris Wilson05394f32010-11-08 19:18:58 +00004215 obj->user_pin_count--;
4216 if (obj->user_pin_count == 0) {
4217 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004218 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004219 }
Eric Anholt673a3942008-07-30 12:06:12 -07004220
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004221out:
Chris Wilson05394f32010-11-08 19:18:58 +00004222 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004223unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004224 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004225 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004226}
4227
4228int
4229i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004230 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004231{
4232 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004233 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004234 int ret;
4235
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004236 ret = i915_mutex_lock_interruptible(dev);
4237 if (ret)
4238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004239
Chris Wilson05394f32010-11-08 19:18:58 +00004240 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004241 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004242 ret = -ENOENT;
4243 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004244 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004245
Chris Wilson0be555b2010-08-04 15:36:30 +01004246 /* Count all active objects as busy, even if they are currently not used
4247 * by the gpu. Users of this interface expect objects to eventually
4248 * become non-busy without any further actions, therefore emit any
4249 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004250 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004251 ret = i915_gem_object_flush_active(obj);
4252
Chris Wilson05394f32010-11-08 19:18:58 +00004253 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004254 if (obj->ring) {
4255 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4256 args->busy |= intel_ring_flag(obj->ring) << 16;
4257 }
Eric Anholt673a3942008-07-30 12:06:12 -07004258
Chris Wilson05394f32010-11-08 19:18:58 +00004259 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004260unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004261 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004262 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004263}
4264
4265int
4266i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4267 struct drm_file *file_priv)
4268{
Akshay Joshi0206e352011-08-16 15:34:10 -04004269 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004270}
4271
Chris Wilson3ef94da2009-09-14 16:50:29 +01004272int
4273i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4274 struct drm_file *file_priv)
4275{
4276 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004277 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004278 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004279
4280 switch (args->madv) {
4281 case I915_MADV_DONTNEED:
4282 case I915_MADV_WILLNEED:
4283 break;
4284 default:
4285 return -EINVAL;
4286 }
4287
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004288 ret = i915_mutex_lock_interruptible(dev);
4289 if (ret)
4290 return ret;
4291
Chris Wilson05394f32010-11-08 19:18:58 +00004292 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004293 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004294 ret = -ENOENT;
4295 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004296 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004297
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004298 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004299 ret = -EINVAL;
4300 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004301 }
4302
Chris Wilson05394f32010-11-08 19:18:58 +00004303 if (obj->madv != __I915_MADV_PURGED)
4304 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004305
Chris Wilson6c085a72012-08-20 11:40:46 +02004306 /* if the object is no longer attached, discard its backing storage */
4307 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004308 i915_gem_object_truncate(obj);
4309
Chris Wilson05394f32010-11-08 19:18:58 +00004310 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004311
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004312out:
Chris Wilson05394f32010-11-08 19:18:58 +00004313 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004314unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004315 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004316 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004317}
4318
Chris Wilson37e680a2012-06-07 15:38:42 +01004319void i915_gem_object_init(struct drm_i915_gem_object *obj,
4320 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004321{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004322 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004323 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004324 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004325 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004326
Chris Wilson37e680a2012-06-07 15:38:42 +01004327 obj->ops = ops;
4328
Chris Wilson0327d6b2012-08-11 15:41:06 +01004329 obj->fence_reg = I915_FENCE_REG_NONE;
4330 obj->madv = I915_MADV_WILLNEED;
4331 /* Avoid an unnecessary call to unbind on the first bind. */
4332 obj->map_and_fenceable = true;
4333
4334 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4335}
4336
Chris Wilson37e680a2012-06-07 15:38:42 +01004337static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4338 .get_pages = i915_gem_object_get_pages_gtt,
4339 .put_pages = i915_gem_object_put_pages_gtt,
4340};
4341
Chris Wilson05394f32010-11-08 19:18:58 +00004342struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4343 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004344{
Daniel Vetterc397b902010-04-09 19:05:07 +00004345 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004346 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004347 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004348
Chris Wilson42dcedd2012-11-15 11:32:30 +00004349 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004350 if (obj == NULL)
4351 return NULL;
4352
4353 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004354 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004355 return NULL;
4356 }
4357
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004358 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4359 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4360 /* 965gm cannot relocate objects above 4GiB. */
4361 mask &= ~__GFP_HIGHMEM;
4362 mask |= __GFP_DMA32;
4363 }
4364
Al Viro496ad9a2013-01-23 17:07:38 -05004365 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004366 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004367
Chris Wilson37e680a2012-06-07 15:38:42 +01004368 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004369
Daniel Vetterc397b902010-04-09 19:05:07 +00004370 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4371 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4372
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004373 if (HAS_LLC(dev)) {
4374 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004375 * cache) for about a 10% performance improvement
4376 * compared to uncached. Graphics requests other than
4377 * display scanout are coherent with the CPU in
4378 * accessing this cache. This means in this mode we
4379 * don't need to clflush on the CPU side, and on the
4380 * GPU side we only need to flush internal caches to
4381 * get data visible to the CPU.
4382 *
4383 * However, we maintain the display planes as UC, and so
4384 * need to rebind when first used as such.
4385 */
4386 obj->cache_level = I915_CACHE_LLC;
4387 } else
4388 obj->cache_level = I915_CACHE_NONE;
4389
Daniel Vetterd861e332013-07-24 23:25:03 +02004390 trace_i915_gem_object_create(obj);
4391
Chris Wilson05394f32010-11-08 19:18:58 +00004392 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004393}
4394
Chris Wilson340fbd82014-05-22 09:16:52 +01004395static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4396{
4397 /* If we are the last user of the backing storage (be it shmemfs
4398 * pages or stolen etc), we know that the pages are going to be
4399 * immediately released. In this case, we can then skip copying
4400 * back the contents from the GPU.
4401 */
4402
4403 if (obj->madv != I915_MADV_WILLNEED)
4404 return false;
4405
4406 if (obj->base.filp == NULL)
4407 return true;
4408
4409 /* At first glance, this looks racy, but then again so would be
4410 * userspace racing mmap against close. However, the first external
4411 * reference to the filp can only be obtained through the
4412 * i915_gem_mmap_ioctl() which safeguards us against the user
4413 * acquiring such a reference whilst we are in the middle of
4414 * freeing the object.
4415 */
4416 return atomic_long_read(&obj->base.filp->f_count) == 1;
4417}
4418
Chris Wilson1488fc02012-04-24 15:47:31 +01004419void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004420{
Chris Wilson1488fc02012-04-24 15:47:31 +01004421 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004422 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004423 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004424 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004425
Paulo Zanonif65c9162013-11-27 18:20:34 -02004426 intel_runtime_pm_get(dev_priv);
4427
Chris Wilson26e12f82011-03-20 11:20:19 +00004428 trace_i915_gem_object_destroy(obj);
4429
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004430 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004431 int ret;
4432
4433 vma->pin_count = 0;
4434 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004435 if (WARN_ON(ret == -ERESTARTSYS)) {
4436 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004437
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004438 was_interruptible = dev_priv->mm.interruptible;
4439 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004440
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004441 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004442
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004443 dev_priv->mm.interruptible = was_interruptible;
4444 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004445 }
4446
Chris Wilson00731152014-05-21 12:42:56 +01004447 i915_gem_object_detach_phys(obj);
4448
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004449 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4450 * before progressing. */
4451 if (obj->stolen)
4452 i915_gem_object_unpin_pages(obj);
4453
Daniel Vettera071fa02014-06-18 23:28:09 +02004454 WARN_ON(obj->frontbuffer_bits);
4455
Ben Widawsky401c29f2013-05-31 11:28:47 -07004456 if (WARN_ON(obj->pages_pin_count))
4457 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004458 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004459 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004460 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004461 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004462
Chris Wilson9da3da62012-06-01 15:20:22 +01004463 BUG_ON(obj->pages);
4464
Chris Wilson2f745ad2012-09-04 21:02:58 +01004465 if (obj->base.import_attach)
4466 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004467
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004468 if (obj->ops->release)
4469 obj->ops->release(obj);
4470
Chris Wilson05394f32010-11-08 19:18:58 +00004471 drm_gem_object_release(&obj->base);
4472 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004473
Chris Wilson05394f32010-11-08 19:18:58 +00004474 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004475 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004476
4477 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004478}
4479
Daniel Vettere656a6c2013-08-14 14:14:04 +02004480struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004481 struct i915_address_space *vm)
4482{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004483 struct i915_vma *vma;
4484 list_for_each_entry(vma, &obj->vma_list, vma_link)
4485 if (vma->vm == vm)
4486 return vma;
4487
4488 return NULL;
4489}
4490
Ben Widawsky2f633152013-07-17 12:19:03 -07004491void i915_gem_vma_destroy(struct i915_vma *vma)
4492{
4493 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004494
4495 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4496 if (!list_empty(&vma->exec_list))
4497 return;
4498
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004499 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004500
Ben Widawsky2f633152013-07-17 12:19:03 -07004501 kfree(vma);
4502}
4503
Chris Wilsone3efda42014-04-09 09:19:41 +01004504static void
4505i915_gem_stop_ringbuffers(struct drm_device *dev)
4506{
4507 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004508 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004509 int i;
4510
4511 for_each_ring(ring, dev_priv, i)
4512 intel_stop_ring_buffer(ring);
4513}
4514
Jesse Barnes5669fca2009-02-17 15:13:31 -08004515int
Chris Wilson45c5f202013-10-16 11:50:01 +01004516i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004517{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004518 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004519 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004520
Chris Wilson45c5f202013-10-16 11:50:01 +01004521 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004522 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004523 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004524
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004525 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004526 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004527 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004528
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004529 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004530
Chris Wilson29105cc2010-01-07 10:39:13 +00004531 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004532 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004533 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004534
Chris Wilson29105cc2010-01-07 10:39:13 +00004535 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004536 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004537
Chris Wilson45c5f202013-10-16 11:50:01 +01004538 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4539 * We need to replace this with a semaphore, or something.
4540 * And not confound ums.mm_suspended!
4541 */
4542 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4543 DRIVER_MODESET);
4544 mutex_unlock(&dev->struct_mutex);
4545
4546 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004547 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004548 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004549
Eric Anholt673a3942008-07-30 12:06:12 -07004550 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004551
4552err:
4553 mutex_unlock(&dev->struct_mutex);
4554 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004555}
4556
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004557int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004558{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004559 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004560 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004561 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4562 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004563 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004564
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004565 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004566 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004567
Ben Widawskyc3787e22013-09-17 21:12:44 -07004568 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4569 if (ret)
4570 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004571
Ben Widawskyc3787e22013-09-17 21:12:44 -07004572 /*
4573 * Note: We do not worry about the concurrent register cacheline hang
4574 * here because no other code should access these registers other than
4575 * at initialization time.
4576 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004577 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004578 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4579 intel_ring_emit(ring, reg_base + i);
4580 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004581 }
4582
Ben Widawskyc3787e22013-09-17 21:12:44 -07004583 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004584
Ben Widawskyc3787e22013-09-17 21:12:44 -07004585 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004586}
4587
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004588void i915_gem_init_swizzling(struct drm_device *dev)
4589{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004590 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004591
Daniel Vetter11782b02012-01-31 16:47:55 +01004592 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004593 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4594 return;
4595
4596 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4597 DISP_TILE_SURFACE_SWIZZLING);
4598
Daniel Vetter11782b02012-01-31 16:47:55 +01004599 if (IS_GEN5(dev))
4600 return;
4601
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004602 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4603 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004604 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004605 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004606 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004607 else if (IS_GEN8(dev))
4608 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004609 else
4610 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004611}
Daniel Vettere21af882012-02-09 20:53:27 +01004612
Chris Wilson67b1b572012-07-05 23:49:40 +01004613static bool
4614intel_enable_blt(struct drm_device *dev)
4615{
4616 if (!HAS_BLT(dev))
4617 return false;
4618
4619 /* The blitter was dysfunctional on early prototypes */
4620 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4621 DRM_INFO("BLT not supported on this pre-production hardware;"
4622 " graphics performance will be degraded.\n");
4623 return false;
4624 }
4625
4626 return true;
4627}
4628
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004629static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004630{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004631 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004632 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004633
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004634 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004635 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004636 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004637
4638 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004639 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004640 if (ret)
4641 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004642 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004643
Chris Wilson67b1b572012-07-05 23:49:40 +01004644 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004645 ret = intel_init_blt_ring_buffer(dev);
4646 if (ret)
4647 goto cleanup_bsd_ring;
4648 }
4649
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004650 if (HAS_VEBOX(dev)) {
4651 ret = intel_init_vebox_ring_buffer(dev);
4652 if (ret)
4653 goto cleanup_blt_ring;
4654 }
4655
Zhao Yakui845f74a2014-04-17 10:37:37 +08004656 if (HAS_BSD2(dev)) {
4657 ret = intel_init_bsd2_ring_buffer(dev);
4658 if (ret)
4659 goto cleanup_vebox_ring;
4660 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004661
Mika Kuoppala99433932013-01-22 14:12:17 +02004662 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4663 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004664 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004665
4666 return 0;
4667
Zhao Yakui845f74a2014-04-17 10:37:37 +08004668cleanup_bsd2_ring:
4669 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004670cleanup_vebox_ring:
4671 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004672cleanup_blt_ring:
4673 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4674cleanup_bsd_ring:
4675 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4676cleanup_render_ring:
4677 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4678
4679 return ret;
4680}
4681
4682int
4683i915_gem_init_hw(struct drm_device *dev)
4684{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004685 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004686 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004687
4688 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4689 return -EIO;
4690
Ben Widawsky59124502013-07-04 11:02:05 -07004691 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004692 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004693
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004694 if (IS_HASWELL(dev))
4695 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4696 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004697
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004698 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004699 if (IS_IVYBRIDGE(dev)) {
4700 u32 temp = I915_READ(GEN7_MSG_CTL);
4701 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4702 I915_WRITE(GEN7_MSG_CTL, temp);
4703 } else if (INTEL_INFO(dev)->gen >= 7) {
4704 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4705 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4706 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4707 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004708 }
4709
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004710 i915_gem_init_swizzling(dev);
4711
4712 ret = i915_gem_init_rings(dev);
4713 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004714 return ret;
4715
Ben Widawskyc3787e22013-09-17 21:12:44 -07004716 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4717 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4718
Ben Widawsky254f9652012-06-04 14:42:42 -07004719 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004720 * XXX: Contexts should only be initialized once. Doing a switch to the
4721 * default context switch however is something we'd like to do after
4722 * reset or thaw (the latter may not actually be necessary for HW, but
4723 * goes with our code better). Context switching requires rings (for
4724 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004725 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004726 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004727 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004728 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004729 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004730 }
Daniel Vettere21af882012-02-09 20:53:27 +01004731
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004732 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004733}
4734
Chris Wilson1070a422012-04-24 15:47:41 +01004735int i915_gem_init(struct drm_device *dev)
4736{
4737 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004738 int ret;
4739
Chris Wilson1070a422012-04-24 15:47:41 +01004740 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004741
4742 if (IS_VALLEYVIEW(dev)) {
4743 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004744 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4745 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4746 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004747 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4748 }
4749
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004750 i915_gem_init_userptr(dev);
Ben Widawskyd7e50082012-12-18 10:31:25 -08004751 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004752
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004753 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004754 if (ret) {
4755 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004756 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004757 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004758
Chris Wilson1070a422012-04-24 15:47:41 +01004759 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004760 if (ret == -EIO) {
4761 /* Allow ring initialisation to fail by marking the GPU as
4762 * wedged. But we only want to do this where the GPU is angry,
4763 * for all other failure, such as an allocation failure, bail.
4764 */
4765 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4766 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4767 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004768 }
Chris Wilson60990322014-04-09 09:19:42 +01004769 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004770
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004771 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4772 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4773 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004774 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004775}
4776
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004777void
4778i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4779{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004780 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004781 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004782 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004783
Chris Wilsonb4519512012-05-11 14:29:30 +01004784 for_each_ring(ring, dev_priv, i)
4785 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004786}
4787
4788int
Eric Anholt673a3942008-07-30 12:06:12 -07004789i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4790 struct drm_file *file_priv)
4791{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004792 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004793 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004794
Jesse Barnes79e53942008-11-07 14:24:08 -08004795 if (drm_core_check_feature(dev, DRIVER_MODESET))
4796 return 0;
4797
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004798 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004799 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004800 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004801 }
4802
Eric Anholt673a3942008-07-30 12:06:12 -07004803 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004804 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004805
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004806 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004807 if (ret != 0) {
4808 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004809 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004810 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004811
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004812 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004813
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004814 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004815 if (ret)
4816 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004817 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004818
Eric Anholt673a3942008-07-30 12:06:12 -07004819 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004820
4821cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004822 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004823 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004824 mutex_unlock(&dev->struct_mutex);
4825
4826 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004827}
4828
4829int
4830i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4831 struct drm_file *file_priv)
4832{
Jesse Barnes79e53942008-11-07 14:24:08 -08004833 if (drm_core_check_feature(dev, DRIVER_MODESET))
4834 return 0;
4835
Daniel Vettere090c532013-11-03 20:27:05 +01004836 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004837 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004838 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004839
Chris Wilson45c5f202013-10-16 11:50:01 +01004840 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004841}
4842
4843void
4844i915_gem_lastclose(struct drm_device *dev)
4845{
4846 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004847
Eric Anholte806b492009-01-22 09:56:58 -08004848 if (drm_core_check_feature(dev, DRIVER_MODESET))
4849 return;
4850
Chris Wilson45c5f202013-10-16 11:50:01 +01004851 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004852 if (ret)
4853 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004854}
4855
Chris Wilson64193402010-10-24 12:38:05 +01004856static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004857init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004858{
4859 INIT_LIST_HEAD(&ring->active_list);
4860 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004861}
4862
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004863void i915_init_vm(struct drm_i915_private *dev_priv,
4864 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004865{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004866 if (!i915_is_ggtt(vm))
4867 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004868 vm->dev = dev_priv->dev;
4869 INIT_LIST_HEAD(&vm->active_list);
4870 INIT_LIST_HEAD(&vm->inactive_list);
4871 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004872 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004873}
4874
Eric Anholt673a3942008-07-30 12:06:12 -07004875void
4876i915_gem_load(struct drm_device *dev)
4877{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004878 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004879 int i;
4880
4881 dev_priv->slab =
4882 kmem_cache_create("i915_gem_object",
4883 sizeof(struct drm_i915_gem_object), 0,
4884 SLAB_HWCACHE_ALIGN,
4885 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004886
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004887 INIT_LIST_HEAD(&dev_priv->vm_list);
4888 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4889
Ben Widawskya33afea2013-09-17 21:12:45 -07004890 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004891 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4892 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004893 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004894 for (i = 0; i < I915_NUM_RINGS; i++)
4895 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004896 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004897 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004898 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4899 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004900 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4901 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004902 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004903
Dave Airlie94400122010-07-20 13:15:31 +10004904 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004905 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004906 I915_WRITE(MI_ARB_STATE,
4907 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004908 }
4909
Chris Wilson72bfa192010-12-19 11:42:05 +00004910 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4911
Jesse Barnesde151cf2008-11-12 10:03:55 -08004912 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004913 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4914 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004915
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004916 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4917 dev_priv->num_fence_regs = 32;
4918 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004919 dev_priv->num_fence_regs = 16;
4920 else
4921 dev_priv->num_fence_regs = 8;
4922
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004923 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004924 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4925 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004926
Eric Anholt673a3942008-07-30 12:06:12 -07004927 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004928 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004929
Chris Wilsonce453d82011-02-21 14:43:56 +00004930 dev_priv->mm.interruptible = true;
4931
Chris Wilsonceabbba52014-03-25 13:23:04 +00004932 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4933 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4934 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4935 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01004936
4937 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4938 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004939
4940 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004941}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004942
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004943void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004944{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004945 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004946
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004947 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4948
Eric Anholtb9624422009-06-03 07:27:35 +00004949 /* Clean up our request list when the client is going away, so that
4950 * later retire_requests won't dereference our soon-to-be-gone
4951 * file_priv.
4952 */
Chris Wilson1c255952010-09-26 11:03:27 +01004953 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004954 while (!list_empty(&file_priv->mm.request_list)) {
4955 struct drm_i915_gem_request *request;
4956
4957 request = list_first_entry(&file_priv->mm.request_list,
4958 struct drm_i915_gem_request,
4959 client_list);
4960 list_del(&request->client_list);
4961 request->file_priv = NULL;
4962 }
Chris Wilson1c255952010-09-26 11:03:27 +01004963 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004964}
Chris Wilson31169712009-09-14 16:50:28 +01004965
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004966static void
4967i915_gem_file_idle_work_handler(struct work_struct *work)
4968{
4969 struct drm_i915_file_private *file_priv =
4970 container_of(work, typeof(*file_priv), mm.idle_work.work);
4971
4972 atomic_set(&file_priv->rps_wait_boost, false);
4973}
4974
4975int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4976{
4977 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004978 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004979
4980 DRM_DEBUG_DRIVER("\n");
4981
4982 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4983 if (!file_priv)
4984 return -ENOMEM;
4985
4986 file->driver_priv = file_priv;
4987 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004988 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004989
4990 spin_lock_init(&file_priv->mm.lock);
4991 INIT_LIST_HEAD(&file_priv->mm.request_list);
4992 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4993 i915_gem_file_idle_work_handler);
4994
Ben Widawskye422b882013-12-06 14:10:58 -08004995 ret = i915_gem_context_open(dev, file);
4996 if (ret)
4997 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004998
Ben Widawskye422b882013-12-06 14:10:58 -08004999 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005000}
5001
Daniel Vettera071fa02014-06-18 23:28:09 +02005002void i915_gem_track_fb(struct drm_i915_gem_object *old,
5003 struct drm_i915_gem_object *new,
5004 unsigned frontbuffer_bits)
5005{
5006 if (old) {
5007 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5008 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5009 old->frontbuffer_bits &= ~frontbuffer_bits;
5010 }
5011
5012 if (new) {
5013 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5014 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5015 new->frontbuffer_bits |= frontbuffer_bits;
5016 }
5017}
5018
Chris Wilson57745062012-11-21 13:04:04 +00005019static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5020{
5021 if (!mutex_is_locked(mutex))
5022 return false;
5023
5024#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5025 return mutex->owner == task;
5026#else
5027 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5028 return false;
5029#endif
5030}
5031
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005032static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5033{
5034 if (!mutex_trylock(&dev->struct_mutex)) {
5035 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5036 return false;
5037
5038 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5039 return false;
5040
5041 *unlock = false;
5042 } else
5043 *unlock = true;
5044
5045 return true;
5046}
5047
Chris Wilsonceabbba52014-03-25 13:23:04 +00005048static int num_vma_bound(struct drm_i915_gem_object *obj)
5049{
5050 struct i915_vma *vma;
5051 int count = 0;
5052
5053 list_for_each_entry(vma, &obj->vma_list, vma_link)
5054 if (drm_mm_node_allocated(&vma->node))
5055 count++;
5056
5057 return count;
5058}
5059
Dave Chinner7dc19d52013-08-28 10:18:11 +10005060static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005061i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005062{
Chris Wilson17250b72010-10-28 12:51:39 +01005063 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005064 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005065 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005066 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005067 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005068 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005069
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005070 if (!i915_gem_shrinker_lock(dev, &unlock))
5071 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005072
Dave Chinner7dc19d52013-08-28 10:18:11 +10005073 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005074 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005075 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005076 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005077
5078 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005079 if (!i915_gem_obj_is_pinned(obj) &&
5080 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005081 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005082 }
Chris Wilson31169712009-09-14 16:50:28 +01005083
Chris Wilson57745062012-11-21 13:04:04 +00005084 if (unlock)
5085 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005086
Dave Chinner7dc19d52013-08-28 10:18:11 +10005087 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005088}
Ben Widawskya70a3142013-07-31 16:59:56 -07005089
5090/* All the new VM stuff */
5091unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5092 struct i915_address_space *vm)
5093{
5094 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5095 struct i915_vma *vma;
5096
Ben Widawsky6f425322013-12-06 14:10:48 -08005097 if (!dev_priv->mm.aliasing_ppgtt ||
5098 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005099 vm = &dev_priv->gtt.base;
5100
Ben Widawskya70a3142013-07-31 16:59:56 -07005101 list_for_each_entry(vma, &o->vma_list, vma_link) {
5102 if (vma->vm == vm)
5103 return vma->node.start;
5104
5105 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005106 WARN(1, "%s vma for this object not found.\n",
5107 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005108 return -1;
5109}
5110
5111bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5112 struct i915_address_space *vm)
5113{
5114 struct i915_vma *vma;
5115
5116 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005117 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005118 return true;
5119
5120 return false;
5121}
5122
5123bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5124{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005125 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005126
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005127 list_for_each_entry(vma, &o->vma_list, vma_link)
5128 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005129 return true;
5130
5131 return false;
5132}
5133
5134unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5135 struct i915_address_space *vm)
5136{
5137 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5138 struct i915_vma *vma;
5139
Ben Widawsky6f425322013-12-06 14:10:48 -08005140 if (!dev_priv->mm.aliasing_ppgtt ||
5141 vm == &dev_priv->mm.aliasing_ppgtt->base)
Ben Widawskya70a3142013-07-31 16:59:56 -07005142 vm = &dev_priv->gtt.base;
5143
5144 BUG_ON(list_empty(&o->vma_list));
5145
5146 list_for_each_entry(vma, &o->vma_list, vma_link)
5147 if (vma->vm == vm)
5148 return vma->node.size;
5149
5150 return 0;
5151}
5152
Dave Chinner7dc19d52013-08-28 10:18:11 +10005153static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005154i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005155{
5156 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005157 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005158 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005159 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005160 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005161
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005162 if (!i915_gem_shrinker_lock(dev, &unlock))
5163 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005164
Chris Wilsond9973b42013-10-04 10:33:00 +01005165 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5166 if (freed < sc->nr_to_scan)
5167 freed += __i915_gem_shrink(dev_priv,
5168 sc->nr_to_scan - freed,
5169 false);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005170 if (unlock)
5171 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005172
Dave Chinner7dc19d52013-08-28 10:18:11 +10005173 return freed;
5174}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005175
Chris Wilson2cfcd322014-05-20 08:28:43 +01005176static int
5177i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5178{
5179 struct drm_i915_private *dev_priv =
5180 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5181 struct drm_device *dev = dev_priv->dev;
5182 struct drm_i915_gem_object *obj;
5183 unsigned long timeout = msecs_to_jiffies(5000) + 1;
5184 unsigned long pinned, bound, unbound, freed;
5185 bool was_interruptible;
5186 bool unlock;
5187
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005188 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005189 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005190 if (fatal_signal_pending(current))
5191 return NOTIFY_DONE;
5192 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005193 if (timeout == 0) {
5194 pr_err("Unable to purge GPU memory due lock contention.\n");
5195 return NOTIFY_DONE;
5196 }
5197
5198 was_interruptible = dev_priv->mm.interruptible;
5199 dev_priv->mm.interruptible = false;
5200
5201 freed = i915_gem_shrink_all(dev_priv);
5202
5203 dev_priv->mm.interruptible = was_interruptible;
5204
5205 /* Because we may be allocating inside our own driver, we cannot
5206 * assert that there are no objects with pinned pages that are not
5207 * being pointed to by hardware.
5208 */
5209 unbound = bound = pinned = 0;
5210 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5211 if (!obj->base.filp) /* not backed by a freeable object */
5212 continue;
5213
5214 if (obj->pages_pin_count)
5215 pinned += obj->base.size;
5216 else
5217 unbound += obj->base.size;
5218 }
5219 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5220 if (!obj->base.filp)
5221 continue;
5222
5223 if (obj->pages_pin_count)
5224 pinned += obj->base.size;
5225 else
5226 bound += obj->base.size;
5227 }
5228
5229 if (unlock)
5230 mutex_unlock(&dev->struct_mutex);
5231
5232 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5233 freed, pinned);
5234 if (unbound || bound)
5235 pr_err("%lu and %lu bytes still available in the "
5236 "bound and unbound GPU page lists.\n",
5237 bound, unbound);
5238
5239 *(unsigned long *)ptr += freed;
5240 return NOTIFY_DONE;
5241}
5242
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005243struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5244{
5245 struct i915_vma *vma;
5246
Oscar Mateo19656432014-05-16 14:20:43 +01005247 /* This WARN has probably outlived its usefulness (callers already
5248 * WARN if they don't find the GGTT vma they expect). When removing,
5249 * remember to remove the pre-check in is_pin_display() as well */
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005250 if (WARN_ON(list_empty(&obj->vma_list)))
5251 return NULL;
5252
5253 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Ben Widawsky6e164c32013-12-06 14:10:49 -08005254 if (vma->vm != obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005255 return NULL;
5256
5257 return vma;
5258}