blob: 1c6f4ef9f928a412d8df7fe298bfd253cbd5b4a9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Joe Perches294a5542010-11-29 07:41:56 +000042
43#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000045#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define DRV_NAME "forcedeth"
47
48#include <linux/module.h>
49#include <linux/types.h>
50#include <linux/pci.h>
51#include <linux/interrupt.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040055#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/spinlock.h>
57#include <linux/ethtool.h>
58#include <linux/timer.h>
59#include <linux/skbuff.h>
60#include <linux/mii.h>
61#include <linux/random.h>
62#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020063#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080064#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090065#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000066#include <linux/uaccess.h>
67#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#include <asm/system.h>
71
Stephen Hemmingerbea33482007-10-03 16:41:36 -070072#define TX_WORK_PER_LOOP 64
73#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75/*
76 * Hardware access:
77 */
78
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000079#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
80#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
81#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
82#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
83#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
84#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
85#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
86#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
87#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
88#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070089#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
90#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
91#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
92#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000093#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
94#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
95#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
96#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
97#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
98#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
99#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
100#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
101#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
102#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
103#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
104#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
105#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107enum {
108 NvRegIrqStatus = 0x000,
109#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800110#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 NvRegIrqMask = 0x004,
112#define NVREG_IRQ_RX_ERROR 0x0001
113#define NVREG_IRQ_RX 0x0002
114#define NVREG_IRQ_RX_NOBUF 0x0004
115#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200116#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#define NVREG_IRQ_TIMER 0x0020
118#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500119#define NVREG_IRQ_RX_FORCED 0x0080
120#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800121#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500122#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400123#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500124#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
125#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500126#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 NvRegUnknownSetupReg6 = 0x008,
129#define NVREG_UNKSETUP6_VAL 3
130
131/*
132 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
133 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
134 */
135 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000136#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500137#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500138 NvRegMSIMap0 = 0x020,
139 NvRegMSIMap1 = 0x024,
140 NvRegMSIIrqMask = 0x030,
141#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400143#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#define NVREG_MISC1_HD 0x02
145#define NVREG_MISC1_FORCE 0x3b0f3c
146
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500147 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400148#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 NvRegTransmitterControl = 0x084,
150#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500151#define NVREG_XMITCTL_MGMT_ST 0x40000000
152#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
153#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
154#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
155#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
156#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
157#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
158#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
159#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500160#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800161#define NVREG_XMITCTL_DATA_START 0x00100000
162#define NVREG_XMITCTL_DATA_READY 0x00010000
163#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 NvRegTransmitterStatus = 0x088,
165#define NVREG_XMITSTAT_BUSY 0x01
166
167 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400168#define NVREG_PFF_PAUSE_RX 0x08
169#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170#define NVREG_PFF_PROMISC 0x80
171#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400172#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 NvRegOffloadConfig = 0x90,
175#define NVREG_OFFLOAD_HOMEPHY 0x601
176#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
177 NvRegReceiverControl = 0x094,
178#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500179#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 NvRegReceiverStatus = 0x98,
181#define NVREG_RCVSTAT_BUSY 0x01
182
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700183 NvRegSlotTime = 0x9c,
184#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
185#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000186#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700187#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000188#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700189#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400191 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500192#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
193#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
194#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
195#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
197#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400198 NvRegRxDeferral = 0xA4,
199#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 NvRegMacAddrA = 0xA8,
201 NvRegMacAddrB = 0xAC,
202 NvRegMulticastAddrA = 0xB0,
203#define NVREG_MCASTADDRA_FORCE 0x01
204 NvRegMulticastAddrB = 0xB4,
205 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500206#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500208#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210 NvRegPhyInterface = 0xC0,
211#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700212 NvRegBackOffControl = 0xC4,
213#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
214#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
215#define NVREG_BKOFFCTRL_SELECT 24
216#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218 NvRegTxRingPhysAddr = 0x100,
219 NvRegRxRingPhysAddr = 0x104,
220 NvRegRingSizes = 0x108,
221#define NVREG_RINGSZ_TXSHIFT 0
222#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400223 NvRegTransmitPoll = 0x10c,
224#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 NvRegLinkSpeed = 0x110,
226#define NVREG_LINKSPEED_FORCE 0x10000
227#define NVREG_LINKSPEED_10 1000
228#define NVREG_LINKSPEED_100 100
229#define NVREG_LINKSPEED_1000 50
230#define NVREG_LINKSPEED_MASK (0xFFF)
231 NvRegUnknownSetupReg5 = 0x130,
232#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400233 NvRegTxWatermark = 0x13c,
234#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
235#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
236#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 NvRegTxRxControl = 0x144,
238#define NVREG_TXRXCTL_KICK 0x0001
239#define NVREG_TXRXCTL_BIT1 0x0002
240#define NVREG_TXRXCTL_BIT2 0x0004
241#define NVREG_TXRXCTL_IDLE 0x0008
242#define NVREG_TXRXCTL_RESET 0x0010
243#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400244#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500245#define NVREG_TXRXCTL_DESC_2 0x002100
246#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500247#define NVREG_TXRXCTL_VLANSTRIP 0x00040
248#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500249 NvRegTxRingPhysAddrHigh = 0x148,
250 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400251 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500252#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
253#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
254#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
255#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400256 NvRegTxPauseFrameLimit = 0x174,
257#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 NvRegMIIStatus = 0x180,
259#define NVREG_MIISTAT_ERROR 0x0001
260#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500261#define NVREG_MIISTAT_MASK_RW 0x0007
262#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500263 NvRegMIIMask = 0x184,
264#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266 NvRegAdapterControl = 0x188,
267#define NVREG_ADAPTCTL_START 0x02
268#define NVREG_ADAPTCTL_LINKUP 0x04
269#define NVREG_ADAPTCTL_PHYVALID 0x40000
270#define NVREG_ADAPTCTL_RUNNING 0x100000
271#define NVREG_ADAPTCTL_PHYSHIFT 24
272 NvRegMIISpeed = 0x18c,
273#define NVREG_MIISPEED_BIT8 (1<<8)
274#define NVREG_MIIDELAY 5
275 NvRegMIIControl = 0x190,
276#define NVREG_MIICTL_INUSE 0x08000
277#define NVREG_MIICTL_WRITE 0x00400
278#define NVREG_MIICTL_ADDRSHIFT 5
279 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400280 NvRegTxUnicast = 0x1a0,
281 NvRegTxMulticast = 0x1a4,
282 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 NvRegWakeUpFlags = 0x200,
284#define NVREG_WAKEUPFLAGS_VAL 0x7770
285#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
286#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
287#define NVREG_WAKEUPFLAGS_D3SHIFT 12
288#define NVREG_WAKEUPFLAGS_D2SHIFT 8
289#define NVREG_WAKEUPFLAGS_D1SHIFT 4
290#define NVREG_WAKEUPFLAGS_D0SHIFT 0
291#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
292#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
293#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
294#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
295
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800296 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000297#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800298 NvRegMgmtUnitVersion = 0x208,
299#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 NvRegPowerCap = 0x268,
301#define NVREG_POWERCAP_D3SUPP (1<<30)
302#define NVREG_POWERCAP_D2SUPP (1<<26)
303#define NVREG_POWERCAP_D1SUPP (1<<25)
304 NvRegPowerState = 0x26c,
305#define NVREG_POWERSTATE_POWEREDUP 0x8000
306#define NVREG_POWERSTATE_VALID 0x0100
307#define NVREG_POWERSTATE_MASK 0x0003
308#define NVREG_POWERSTATE_D0 0x0000
309#define NVREG_POWERSTATE_D1 0x0001
310#define NVREG_POWERSTATE_D2 0x0002
311#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800312 NvRegMgmtUnitControl = 0x278,
313#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400314 NvRegTxCnt = 0x280,
315 NvRegTxZeroReXmt = 0x284,
316 NvRegTxOneReXmt = 0x288,
317 NvRegTxManyReXmt = 0x28c,
318 NvRegTxLateCol = 0x290,
319 NvRegTxUnderflow = 0x294,
320 NvRegTxLossCarrier = 0x298,
321 NvRegTxExcessDef = 0x29c,
322 NvRegTxRetryErr = 0x2a0,
323 NvRegRxFrameErr = 0x2a4,
324 NvRegRxExtraByte = 0x2a8,
325 NvRegRxLateCol = 0x2ac,
326 NvRegRxRunt = 0x2b0,
327 NvRegRxFrameTooLong = 0x2b4,
328 NvRegRxOverflow = 0x2b8,
329 NvRegRxFCSErr = 0x2bc,
330 NvRegRxFrameAlignErr = 0x2c0,
331 NvRegRxLenErr = 0x2c4,
332 NvRegRxUnicast = 0x2c8,
333 NvRegRxMulticast = 0x2cc,
334 NvRegRxBroadcast = 0x2d0,
335 NvRegTxDef = 0x2d4,
336 NvRegTxFrame = 0x2d8,
337 NvRegRxCnt = 0x2dc,
338 NvRegTxPause = 0x2e0,
339 NvRegRxPause = 0x2e4,
340 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500341 NvRegVlanControl = 0x300,
342#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500343 NvRegMSIXMap0 = 0x3e0,
344 NvRegMSIXMap1 = 0x3e4,
345 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400346
347 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400348#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400349#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400350#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000351#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352};
353
354/* Big endian: should work, but is untested */
355struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700356 __le32 buf;
357 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358};
359
Manfred Spraulee733622005-07-31 18:32:26 +0200360struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700361 __le32 bufhigh;
362 __le32 buflow;
363 __le32 txvlan;
364 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200365};
366
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700367union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000368 struct ring_desc *orig;
369 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700370};
Manfred Spraulee733622005-07-31 18:32:26 +0200371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372#define FLAG_MASK_V1 0xffff0000
373#define FLAG_MASK_V2 0xffffc000
374#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
375#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
376
377#define NV_TX_LASTPACKET (1<<16)
378#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700379#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200380#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381#define NV_TX_DEFERRED (1<<26)
382#define NV_TX_CARRIERLOST (1<<27)
383#define NV_TX_LATECOLLISION (1<<28)
384#define NV_TX_UNDERFLOW (1<<29)
385#define NV_TX_ERROR (1<<30)
386#define NV_TX_VALID (1<<31)
387
388#define NV_TX2_LASTPACKET (1<<29)
389#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700390#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200391#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392#define NV_TX2_DEFERRED (1<<25)
393#define NV_TX2_CARRIERLOST (1<<26)
394#define NV_TX2_LATECOLLISION (1<<27)
395#define NV_TX2_UNDERFLOW (1<<28)
396/* error and valid are the same for both */
397#define NV_TX2_ERROR (1<<30)
398#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400399#define NV_TX2_TSO (1<<28)
400#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800401#define NV_TX2_TSO_MAX_SHIFT 14
402#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400403#define NV_TX2_CHECKSUM_L3 (1<<27)
404#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500406#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408#define NV_RX_DESCRIPTORVALID (1<<16)
409#define NV_RX_MISSEDFRAME (1<<17)
410#define NV_RX_SUBSTRACT1 (1<<18)
411#define NV_RX_ERROR1 (1<<23)
412#define NV_RX_ERROR2 (1<<24)
413#define NV_RX_ERROR3 (1<<25)
414#define NV_RX_ERROR4 (1<<26)
415#define NV_RX_CRCERR (1<<27)
416#define NV_RX_OVERFLOW (1<<28)
417#define NV_RX_FRAMINGERR (1<<29)
418#define NV_RX_ERROR (1<<30)
419#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400420#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500423#define NV_RX2_CHECKSUM_IP (0x10000000)
424#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
425#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426#define NV_RX2_DESCRIPTORVALID (1<<29)
427#define NV_RX2_SUBSTRACT1 (1<<25)
428#define NV_RX2_ERROR1 (1<<18)
429#define NV_RX2_ERROR2 (1<<19)
430#define NV_RX2_ERROR3 (1<<20)
431#define NV_RX2_ERROR4 (1<<21)
432#define NV_RX2_CRCERR (1<<22)
433#define NV_RX2_OVERFLOW (1<<23)
434#define NV_RX2_FRAMINGERR (1<<24)
435/* error and avail are the same for both */
436#define NV_RX2_ERROR (1<<30)
437#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400438#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500440#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
441#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443/* Miscelaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000444#define NV_PCI_REGSZ_VER1 0x270
445#define NV_PCI_REGSZ_VER2 0x2d4
446#define NV_PCI_REGSZ_VER3 0x604
447#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449/* various timeout delays: all in usec */
450#define NV_TXRX_RESET_DELAY 4
451#define NV_TXSTOP_DELAY1 10
452#define NV_TXSTOP_DELAY1MAX 500000
453#define NV_TXSTOP_DELAY2 100
454#define NV_RXSTOP_DELAY1 10
455#define NV_RXSTOP_DELAY1MAX 500000
456#define NV_RXSTOP_DELAY2 100
457#define NV_SETUP5_DELAY 5
458#define NV_SETUP5_DELAYMAX 50000
459#define NV_POWERUP_DELAY 5
460#define NV_POWERUP_DELAYMAX 5000
461#define NV_MIIBUSY_DELAY 50
462#define NV_MIIPHY_DELAY 10
463#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400464#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465
466#define NV_WAKEUPPATTERNS 5
467#define NV_WAKEUPMASKENTRIES 4
468
469/* General driver defaults */
470#define NV_WATCHDOG_TIMEO (5*HZ)
471
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000472#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400473#define TX_RING_DEFAULT 256
474#define RX_RING_MIN 128
475#define TX_RING_MIN 64
476#define RING_MAX_DESC_VER_1 1024
477#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200480#define NV_RX_HEADERS (64)
481/* even more slack. */
482#define NV_RX_ALLOC_PAD (64)
483
484/* maximum mtu size */
485#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
486#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
488#define OOM_REFILL (1+HZ/20)
489#define POLL_WAIT (1+HZ/100)
490#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400491#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400493/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400495 * The nic supports three different descriptor types:
496 * - DESC_VER_1: Original
497 * - DESC_VER_2: support for jumbo frames.
498 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400500#define DESC_VER_1 1
501#define DESC_VER_2 2
502#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400505#define PHY_OUI_MARVELL 0x5043
506#define PHY_OUI_CICADA 0x03f1
507#define PHY_OUI_VITESSE 0x01c1
508#define PHY_OUI_REALTEK 0x0732
509#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510#define PHYID1_OUI_MASK 0x03ff
511#define PHYID1_OUI_SHFT 6
512#define PHYID2_OUI_MASK 0xfc00
513#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400514#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400515#define PHY_MODEL_REALTEK_8211 0x0110
516#define PHY_REV_MASK 0x0001
517#define PHY_REV_REALTEK_8211B 0x0000
518#define PHY_REV_REALTEK_8211C 0x0001
519#define PHY_MODEL_REALTEK_8201 0x0200
520#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400521#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400522#define PHY_CICADA_INIT1 0x0f000
523#define PHY_CICADA_INIT2 0x0e00
524#define PHY_CICADA_INIT3 0x01000
525#define PHY_CICADA_INIT4 0x0200
526#define PHY_CICADA_INIT5 0x0004
527#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400528#define PHY_VITESSE_INIT_REG1 0x1f
529#define PHY_VITESSE_INIT_REG2 0x10
530#define PHY_VITESSE_INIT_REG3 0x11
531#define PHY_VITESSE_INIT_REG4 0x12
532#define PHY_VITESSE_INIT_MSK1 0xc
533#define PHY_VITESSE_INIT_MSK2 0x0180
534#define PHY_VITESSE_INIT1 0x52b5
535#define PHY_VITESSE_INIT2 0xaf8a
536#define PHY_VITESSE_INIT3 0x8
537#define PHY_VITESSE_INIT4 0x8f8a
538#define PHY_VITESSE_INIT5 0xaf86
539#define PHY_VITESSE_INIT6 0x8f86
540#define PHY_VITESSE_INIT7 0xaf82
541#define PHY_VITESSE_INIT8 0x0100
542#define PHY_VITESSE_INIT9 0x8f82
543#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400544#define PHY_REALTEK_INIT_REG1 0x1f
545#define PHY_REALTEK_INIT_REG2 0x19
546#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400547#define PHY_REALTEK_INIT_REG4 0x14
548#define PHY_REALTEK_INIT_REG5 0x18
549#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400550#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400551#define PHY_REALTEK_INIT1 0x0000
552#define PHY_REALTEK_INIT2 0x8e00
553#define PHY_REALTEK_INIT3 0x0001
554#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400555#define PHY_REALTEK_INIT5 0xfb54
556#define PHY_REALTEK_INIT6 0xf5c7
557#define PHY_REALTEK_INIT7 0x1000
558#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400559#define PHY_REALTEK_INIT9 0x0008
560#define PHY_REALTEK_INIT10 0x0005
561#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400562#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400563
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564#define PHY_GIGABIT 0x0100
565
566#define PHY_TIMEOUT 0x1
567#define PHY_ERROR 0x2
568
569#define PHY_100 0x1
570#define PHY_1000 0x2
571#define PHY_HALF 0x100
572
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400573#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
574#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
575#define NV_PAUSEFRAME_RX_ENABLE 0x0004
576#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400577#define NV_PAUSEFRAME_RX_REQ 0x0010
578#define NV_PAUSEFRAME_TX_REQ 0x0020
579#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500581/* MSI/MSI-X defines */
582#define NV_MSI_X_MAX_VECTORS 8
583#define NV_MSI_X_VECTORS_MASK 0x000f
584#define NV_MSI_CAPABLE 0x0010
585#define NV_MSI_X_CAPABLE 0x0020
586#define NV_MSI_ENABLED 0x0040
587#define NV_MSI_X_ENABLED 0x0080
588
589#define NV_MSI_X_VECTOR_ALL 0x0
590#define NV_MSI_X_VECTOR_RX 0x0
591#define NV_MSI_X_VECTOR_TX 0x1
592#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800594#define NV_MSI_PRIV_OFFSET 0x68
595#define NV_MSI_PRIV_VALUE 0xffffffff
596
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500597#define NV_RESTART_TX 0x1
598#define NV_RESTART_RX 0x2
599
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500600#define NV_TX_LIMIT_COUNT 16
601
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000602#define NV_DYNAMIC_THRESHOLD 4
603#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
604
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400605/* statistics */
606struct nv_ethtool_str {
607 char name[ETH_GSTRING_LEN];
608};
609
610static const struct nv_ethtool_str nv_estats_str[] = {
611 { "tx_bytes" },
612 { "tx_zero_rexmt" },
613 { "tx_one_rexmt" },
614 { "tx_many_rexmt" },
615 { "tx_late_collision" },
616 { "tx_fifo_errors" },
617 { "tx_carrier_errors" },
618 { "tx_excess_deferral" },
619 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400620 { "rx_frame_error" },
621 { "rx_extra_byte" },
622 { "rx_late_collision" },
623 { "rx_runt" },
624 { "rx_frame_too_long" },
625 { "rx_over_errors" },
626 { "rx_crc_errors" },
627 { "rx_frame_align_error" },
628 { "rx_length_error" },
629 { "rx_unicast" },
630 { "rx_multicast" },
631 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400632 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500633 { "rx_errors_total" },
634 { "tx_errors_total" },
635
636 /* version 2 stats */
637 { "tx_deferral" },
638 { "tx_packets" },
639 { "rx_bytes" },
640 { "tx_pause" },
641 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400642 { "rx_drop_frame" },
643
644 /* version 3 stats */
645 { "tx_unicast" },
646 { "tx_multicast" },
647 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400648};
649
650struct nv_ethtool_stats {
651 u64 tx_bytes;
652 u64 tx_zero_rexmt;
653 u64 tx_one_rexmt;
654 u64 tx_many_rexmt;
655 u64 tx_late_collision;
656 u64 tx_fifo_errors;
657 u64 tx_carrier_errors;
658 u64 tx_excess_deferral;
659 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400660 u64 rx_frame_error;
661 u64 rx_extra_byte;
662 u64 rx_late_collision;
663 u64 rx_runt;
664 u64 rx_frame_too_long;
665 u64 rx_over_errors;
666 u64 rx_crc_errors;
667 u64 rx_frame_align_error;
668 u64 rx_length_error;
669 u64 rx_unicast;
670 u64 rx_multicast;
671 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400672 u64 rx_packets;
673 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500674 u64 tx_errors_total;
675
676 /* version 2 stats */
677 u64 tx_deferral;
678 u64 tx_packets;
679 u64 rx_bytes;
680 u64 tx_pause;
681 u64 rx_pause;
682 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400683
684 /* version 3 stats */
685 u64 tx_unicast;
686 u64 tx_multicast;
687 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400688};
689
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400690#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
691#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500692#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
693
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400694/* diagnostics */
695#define NV_TEST_COUNT_BASE 3
696#define NV_TEST_COUNT_EXTENDED 4
697
698static const struct nv_ethtool_str nv_etests_str[] = {
699 { "link (online/offline)" },
700 { "register (offline) " },
701 { "interrupt (offline) " },
702 { "loopback (offline) " }
703};
704
705struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000706 __u32 reg;
707 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400708};
709
710static const struct register_test nv_registers_test[] = {
711 { NvRegUnknownSetupReg6, 0x01 },
712 { NvRegMisc1, 0x03c },
713 { NvRegOffloadConfig, 0x03ff },
714 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400715 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400716 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000717 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400718};
719
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500720struct nv_skb_map {
721 struct sk_buff *skb;
722 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000723 unsigned int dma_len:31;
724 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500725 struct ring_desc_ex *first_tx_desc;
726 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500727};
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729/*
730 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800731 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 * critical parts:
733 * - rx is (pseudo-) lockless: it relies on the single-threading provided
734 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700735 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800736 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700737 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 */
739
740/* in dev: base, irq */
741struct fe_priv {
742 spinlock_t lock;
743
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700744 struct net_device *dev;
745 struct napi_struct napi;
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* General data:
748 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400749 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 int in_shutdown;
751 u32 linkspeed;
752 int duplex;
753 int autoneg;
754 int fixed_mode;
755 int phyaddr;
756 int wolenabled;
757 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400758 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400759 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400761 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500762 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000763 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
765 /* General data: RO fields */
766 dma_addr_t ring_addr;
767 struct pci_dev *pci_dev;
768 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000769 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 u32 irqmask;
771 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400772 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500773 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400774 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400775 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400776 u32 register_size;
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -0400777 int rx_csum;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500778 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800779 int mgmt_version;
780 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 void __iomem *base;
783
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
786 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 union ring_type get_rx, put_rx, first_rx, last_rx;
788 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
789 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
790 struct nv_skb_map *rx_skb;
791
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700792 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200794 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 struct timer_list oom_kick;
796 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400797 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500798 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400799 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
803 */
804 int need_linktimer;
805 unsigned long link_timeout;
806 /*
807 * tx specific fields.
808 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500809 union ring_type get_tx, put_tx, first_tx, last_tx;
810 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
811 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
812 struct nv_skb_map *tx_skb;
813
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700814 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400816 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500817 int tx_limit;
818 u32 tx_pkts_in_progress;
819 struct nv_skb_map *tx_change_owner;
820 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500821 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500822
823 /* vlan fields */
824 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500825
826 /* msi/msi-x fields */
827 u32 msi_flags;
828 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400829
830 /* flow control */
831 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200832
833 /* power saved state */
834 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800835
836 /* for different msi-x irq type */
837 char name_rx[IFNAMSIZ + 3]; /* -rx */
838 char name_tx[IFNAMSIZ + 3]; /* -tx */
839 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840};
841
842/*
843 * Maximum number of loops until we assume that a bit in the irq mask
844 * is stuck. Overridable with module param.
845 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000846static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500848/*
849 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400850 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500851 * Throughput Mode: Every tx and rx packet will generate an interrupt.
852 * CPU Mode: Interrupts are controlled by a timer.
853 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400854enum {
855 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000856 NV_OPTIMIZATION_MODE_CPU,
857 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400858};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000859static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500860
861/*
862 * Poll interval for timer irq
863 *
864 * This interval determines how frequent an interrupt is generated.
865 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
866 * Min = 0, and Max = 65535
867 */
868static int poll_interval = -1;
869
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500870/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400871 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500872 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400873enum {
874 NV_MSI_INT_DISABLED,
875 NV_MSI_INT_ENABLED
876};
877static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500878
879/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400880 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500881 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400882enum {
883 NV_MSIX_INT_DISABLED,
884 NV_MSIX_INT_ENABLED
885};
Yinghai Lu39482792009-02-06 01:31:12 -0800886static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400887
888/*
889 * DMA 64bit
890 */
891enum {
892 NV_DMA_64BIT_DISABLED,
893 NV_DMA_64BIT_ENABLED
894};
895static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500896
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400897/*
898 * Crossover Detection
899 * Realtek 8201 phy + some OEM boards do not work properly.
900 */
901enum {
902 NV_CROSSOVER_DETECTION_DISABLED,
903 NV_CROSSOVER_DETECTION_ENABLED
904};
905static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
906
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700907/*
908 * Power down phy when interface is down (persists through reboot;
909 * older Linux and other OSes may not power it up again)
910 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000911static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913static inline struct fe_priv *get_nvpriv(struct net_device *dev)
914{
915 return netdev_priv(dev);
916}
917
918static inline u8 __iomem *get_hwbase(struct net_device *dev)
919{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400920 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921}
922
923static inline void pci_push(u8 __iomem *base)
924{
925 /* force out pending posted writes */
926 readl(base);
927}
928
929static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
930{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700931 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
933}
934
Manfred Spraulee733622005-07-31 18:32:26 +0200935static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
936{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700937 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200938}
939
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400940static bool nv_optimized(struct fe_priv *np)
941{
942 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
943 return false;
944 return true;
945}
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000948 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949{
950 u8 __iomem *base = get_hwbase(dev);
951
952 pci_push(base);
953 do {
954 udelay(delay);
955 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000956 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 } while ((readl(base + offset) & mask) != target);
959 return 0;
960}
961
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500962#define NV_SETUP_RX_RING 0x01
963#define NV_SETUP_TX_RING 0x02
964
Al Viro5bb7ea22007-12-09 16:06:41 +0000965static inline u32 dma_low(dma_addr_t addr)
966{
967 return addr;
968}
969
970static inline u32 dma_high(dma_addr_t addr)
971{
972 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
973}
974
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500975static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
976{
977 struct fe_priv *np = get_nvpriv(dev);
978 u8 __iomem *base = get_hwbase(dev);
979
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400980 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000981 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000982 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000983 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000984 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500985 } else {
986 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000987 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
988 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500989 }
990 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000991 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
992 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500993 }
994 }
995}
996
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400997static void free_rings(struct net_device *dev)
998{
999 struct fe_priv *np = get_nvpriv(dev);
1000
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001001 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001002 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001003 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1004 np->rx_ring.orig, np->ring_addr);
1005 } else {
1006 if (np->rx_ring.ex)
1007 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1008 np->rx_ring.ex, np->ring_addr);
1009 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001010 kfree(np->rx_skb);
1011 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001012}
1013
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001014static int using_multi_irqs(struct net_device *dev)
1015{
1016 struct fe_priv *np = get_nvpriv(dev);
1017
1018 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1019 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1020 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1021 return 0;
1022 else
1023 return 1;
1024}
1025
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001026static void nv_txrx_gate(struct net_device *dev, bool gate)
1027{
1028 struct fe_priv *np = get_nvpriv(dev);
1029 u8 __iomem *base = get_hwbase(dev);
1030 u32 powerstate;
1031
1032 if (!np->mac_in_use &&
1033 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1034 powerstate = readl(base + NvRegPowerState2);
1035 if (gate)
1036 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1037 else
1038 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1039 writel(powerstate, base + NvRegPowerState2);
1040 }
1041}
1042
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001043static void nv_enable_irq(struct net_device *dev)
1044{
1045 struct fe_priv *np = get_nvpriv(dev);
1046
1047 if (!using_multi_irqs(dev)) {
1048 if (np->msi_flags & NV_MSI_X_ENABLED)
1049 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1050 else
Manfred Spraula7475902007-10-17 21:52:33 +02001051 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001052 } else {
1053 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1054 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1055 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1056 }
1057}
1058
1059static void nv_disable_irq(struct net_device *dev)
1060{
1061 struct fe_priv *np = get_nvpriv(dev);
1062
1063 if (!using_multi_irqs(dev)) {
1064 if (np->msi_flags & NV_MSI_X_ENABLED)
1065 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1066 else
Manfred Spraula7475902007-10-17 21:52:33 +02001067 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001068 } else {
1069 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1070 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1071 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1072 }
1073}
1074
1075/* In MSIX mode, a write to irqmask behaves as XOR */
1076static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1077{
1078 u8 __iomem *base = get_hwbase(dev);
1079
1080 writel(mask, base + NvRegIrqMask);
1081}
1082
1083static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1084{
1085 struct fe_priv *np = get_nvpriv(dev);
1086 u8 __iomem *base = get_hwbase(dev);
1087
1088 if (np->msi_flags & NV_MSI_X_ENABLED) {
1089 writel(mask, base + NvRegIrqMask);
1090 } else {
1091 if (np->msi_flags & NV_MSI_ENABLED)
1092 writel(0, base + NvRegMSIIrqMask);
1093 writel(0, base + NvRegIrqMask);
1094 }
1095}
1096
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001097static void nv_napi_enable(struct net_device *dev)
1098{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001099 struct fe_priv *np = get_nvpriv(dev);
1100
1101 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001102}
1103
1104static void nv_napi_disable(struct net_device *dev)
1105{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001106 struct fe_priv *np = get_nvpriv(dev);
1107
1108 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001109}
1110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111#define MII_READ (-1)
1112/* mii_rw: read/write a register on the PHY.
1113 *
1114 * Caller must guarantee serialization
1115 */
1116static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1117{
1118 u8 __iomem *base = get_hwbase(dev);
1119 u32 reg;
1120 int retval;
1121
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001122 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 reg = readl(base + NvRegMIIControl);
1125 if (reg & NVREG_MIICTL_INUSE) {
1126 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1127 udelay(NV_MIIBUSY_DELAY);
1128 }
1129
1130 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1131 if (value != MII_READ) {
1132 writel(value, base + NvRegMIIData);
1133 reg |= NVREG_MIICTL_WRITE;
1134 }
1135 writel(reg, base + NvRegMIIControl);
1136
1137 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001138 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Joe Perches6b808582010-11-29 07:41:53 +00001139 netdev_dbg(dev, "mii_rw of reg %d at PHY %d timed out\n",
1140 miireg, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 retval = -1;
1142 } else if (value != MII_READ) {
1143 /* it was a write operation - fewer failures are detectable */
Joe Perches6b808582010-11-29 07:41:53 +00001144 netdev_dbg(dev, "mii_rw wrote 0x%x to reg %d at PHY %d\n",
1145 value, miireg, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 retval = 0;
1147 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Joe Perches6b808582010-11-29 07:41:53 +00001148 netdev_dbg(dev, "mii_rw of reg %d at PHY %d failed\n",
1149 miireg, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 retval = -1;
1151 } else {
1152 retval = readl(base + NvRegMIIData);
Joe Perches6b808582010-11-29 07:41:53 +00001153 netdev_dbg(dev, "mii_rw read from reg %d at PHY %d: 0x%x\n",
1154 miireg, addr, retval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 }
1156
1157 return retval;
1158}
1159
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001160static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001162 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 u32 miicontrol;
1164 unsigned int tries = 0;
1165
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001166 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001167 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
1170 /* wait for 500ms */
1171 msleep(500);
1172
1173 /* must wait till reset is deasserted */
1174 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001175 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1177 /* FIXME: 100 tries seem excessive */
1178 if (tries++ > 100)
1179 return -1;
1180 }
1181 return 0;
1182}
1183
1184static int phy_init(struct net_device *dev)
1185{
1186 struct fe_priv *np = get_nvpriv(dev);
1187 u8 __iomem *base = get_hwbase(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001188 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001190 /* phy errata for E3016 phy */
1191 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1192 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1193 reg &= ~PHY_MARVELL_E3016_INITMASK;
1194 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches294a5542010-11-29 07:41:56 +00001195 pr_info("%s: phy write to errata reg failed\n",
1196 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001197 return PHY_ERROR;
1198 }
1199 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001200 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001201 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1202 np->phy_rev == PHY_REV_REALTEK_8211B) {
1203 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches294a5542010-11-29 07:41:56 +00001204 pr_info("%s: phy init failed\n",
1205 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001206 return PHY_ERROR;
1207 }
1208 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
Joe Perches294a5542010-11-29 07:41:56 +00001209 pr_info("%s: phy init failed\n",
1210 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001211 return PHY_ERROR;
1212 }
1213 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
Joe Perches294a5542010-11-29 07:41:56 +00001214 pr_info("%s: phy init failed\n",
1215 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001216 return PHY_ERROR;
1217 }
1218 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
Joe Perches294a5542010-11-29 07:41:56 +00001219 pr_info("%s: phy init failed\n",
1220 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001221 return PHY_ERROR;
1222 }
1223 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
Joe Perches294a5542010-11-29 07:41:56 +00001224 pr_info("%s: phy init failed\n",
1225 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001226 return PHY_ERROR;
1227 }
1228 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
Joe Perches294a5542010-11-29 07:41:56 +00001229 pr_info("%s: phy init failed\n",
1230 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001231 return PHY_ERROR;
1232 }
1233 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches294a5542010-11-29 07:41:56 +00001234 pr_info("%s: phy init failed\n",
1235 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001236 return PHY_ERROR;
1237 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001238 }
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001239 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1240 np->phy_rev == PHY_REV_REALTEK_8211C) {
1241 u32 powerstate = readl(base + NvRegPowerState2);
1242
1243 /* need to perform hw phy reset */
1244 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1245 writel(powerstate, base + NvRegPowerState2);
1246 msleep(25);
1247
1248 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1249 writel(powerstate, base + NvRegPowerState2);
1250 msleep(25);
1251
1252 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1253 reg |= PHY_REALTEK_INIT9;
1254 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
Joe Perches294a5542010-11-29 07:41:56 +00001255 pr_info("%s: phy init failed\n",
1256 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001257 return PHY_ERROR;
1258 }
1259 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
Joe Perches294a5542010-11-29 07:41:56 +00001260 pr_info("%s: phy init failed\n",
1261 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001262 return PHY_ERROR;
1263 }
1264 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1265 if (!(reg & PHY_REALTEK_INIT11)) {
1266 reg |= PHY_REALTEK_INIT11;
1267 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
Joe Perches294a5542010-11-29 07:41:56 +00001268 pr_info("%s: phy init failed\n",
1269 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001270 return PHY_ERROR;
1271 }
1272 }
1273 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches294a5542010-11-29 07:41:56 +00001274 pr_info("%s: phy init failed\n",
1275 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001276 return PHY_ERROR;
1277 }
1278 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001279 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00001280 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001281 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1282 phy_reserved |= PHY_REALTEK_INIT7;
1283 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001284 pr_info("%s: phy init failed\n",
1285 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001286 return PHY_ERROR;
1287 }
1288 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001289 }
1290 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001291
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 /* set advertise register */
1293 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001294 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches294a5542010-11-29 07:41:56 +00001296 pr_info("%s: phy write to advertise failed\n",
1297 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 return PHY_ERROR;
1299 }
1300
1301 /* get phy interface type */
1302 phyinterface = readl(base + NvRegPhyInterface);
1303
1304 /* see if gigabit phy */
1305 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1306 if (mii_status & PHY_GIGABIT) {
1307 np->gigabit = PHY_GIGABIT;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001308 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 mii_control_1000 &= ~ADVERTISE_1000HALF;
1310 if (phyinterface & PHY_RGMII)
1311 mii_control_1000 |= ADVERTISE_1000FULL;
1312 else
1313 mii_control_1000 &= ~ADVERTISE_1000FULL;
1314
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001315 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches294a5542010-11-29 07:41:56 +00001316 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 return PHY_ERROR;
1318 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001319 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 np->gigabit = 0;
1321
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001322 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1323 mii_control |= BMCR_ANENABLE;
1324
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001325 if (np->phy_oui == PHY_OUI_REALTEK &&
1326 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1327 np->phy_rev == PHY_REV_REALTEK_8211C) {
1328 /* start autoneg since we already performed hw reset above */
1329 mii_control |= BMCR_ANRESTART;
1330 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches294a5542010-11-29 07:41:56 +00001331 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001332 return PHY_ERROR;
1333 }
1334 } else {
1335 /* reset the phy
1336 * (certain phys need bmcr to be setup with reset)
1337 */
1338 if (phy_reset(dev, mii_control)) {
Joe Perches294a5542010-11-29 07:41:56 +00001339 pr_info("%s: phy reset failed\n", pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001340 return PHY_ERROR;
1341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 }
1343
1344 /* phy vendor specific configuration */
Szymon Janc78aea4f2010-11-27 08:39:43 +00001345 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001347 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1348 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001350 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 return PHY_ERROR;
1352 }
1353 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001354 phy_reserved |= PHY_CICADA_INIT5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001356 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 return PHY_ERROR;
1358 }
1359 }
1360 if (np->phy_oui == PHY_OUI_CICADA) {
1361 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001362 phy_reserved |= PHY_CICADA_INIT6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001364 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 return PHY_ERROR;
1366 }
1367 }
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001368 if (np->phy_oui == PHY_OUI_VITESSE) {
1369 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
Joe Perches294a5542010-11-29 07:41:56 +00001370 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001371 return PHY_ERROR;
1372 }
1373 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
Joe Perches294a5542010-11-29 07:41:56 +00001374 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001375 return PHY_ERROR;
1376 }
1377 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1378 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001379 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001380 return PHY_ERROR;
1381 }
1382 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1383 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1384 phy_reserved |= PHY_VITESSE_INIT3;
1385 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001386 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001387 return PHY_ERROR;
1388 }
1389 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
Joe Perches294a5542010-11-29 07:41:56 +00001390 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001391 return PHY_ERROR;
1392 }
1393 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
Joe Perches294a5542010-11-29 07:41:56 +00001394 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001395 return PHY_ERROR;
1396 }
1397 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1398 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1399 phy_reserved |= PHY_VITESSE_INIT3;
1400 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001401 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001402 return PHY_ERROR;
1403 }
1404 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1405 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001406 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001407 return PHY_ERROR;
1408 }
1409 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
Joe Perches294a5542010-11-29 07:41:56 +00001410 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001411 return PHY_ERROR;
1412 }
1413 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
Joe Perches294a5542010-11-29 07:41:56 +00001414 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001415 return PHY_ERROR;
1416 }
1417 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1418 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001419 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001420 return PHY_ERROR;
1421 }
1422 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1423 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1424 phy_reserved |= PHY_VITESSE_INIT8;
1425 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001426 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001427 return PHY_ERROR;
1428 }
1429 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
Joe Perches294a5542010-11-29 07:41:56 +00001430 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001431 return PHY_ERROR;
1432 }
1433 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
Joe Perches294a5542010-11-29 07:41:56 +00001434 pr_info("%s: phy init failed\n", pci_name(np->pci_dev));
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001435 return PHY_ERROR;
1436 }
1437 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001438 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001439 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1440 np->phy_rev == PHY_REV_REALTEK_8211B) {
1441 /* reset could have cleared these out, set them back */
1442 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches294a5542010-11-29 07:41:56 +00001443 pr_info("%s: phy init failed\n",
1444 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001445 return PHY_ERROR;
1446 }
1447 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
Joe Perches294a5542010-11-29 07:41:56 +00001448 pr_info("%s: phy init failed\n",
1449 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001450 return PHY_ERROR;
1451 }
1452 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
Joe Perches294a5542010-11-29 07:41:56 +00001453 pr_info("%s: phy init failed\n",
1454 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001455 return PHY_ERROR;
1456 }
1457 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
Joe Perches294a5542010-11-29 07:41:56 +00001458 pr_info("%s: phy init failed\n",
1459 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001460 return PHY_ERROR;
1461 }
1462 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
Joe Perches294a5542010-11-29 07:41:56 +00001463 pr_info("%s: phy init failed\n",
1464 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001465 return PHY_ERROR;
1466 }
1467 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
Joe Perches294a5542010-11-29 07:41:56 +00001468 pr_info("%s: phy init failed\n",
1469 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001470 return PHY_ERROR;
1471 }
1472 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches294a5542010-11-29 07:41:56 +00001473 pr_info("%s: phy init failed\n",
1474 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001475 return PHY_ERROR;
1476 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001477 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001478 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00001479 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001480 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1481 phy_reserved |= PHY_REALTEK_INIT7;
1482 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001483 pr_info("%s: phy init failed\n",
1484 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001485 return PHY_ERROR;
1486 }
1487 }
1488 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1489 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
Joe Perches294a5542010-11-29 07:41:56 +00001490 pr_info("%s: phy init failed\n",
1491 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001492 return PHY_ERROR;
1493 }
1494 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
1495 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1496 phy_reserved |= PHY_REALTEK_INIT3;
1497 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
Joe Perches294a5542010-11-29 07:41:56 +00001498 pr_info("%s: phy init failed\n",
1499 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001500 return PHY_ERROR;
1501 }
1502 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
Joe Perches294a5542010-11-29 07:41:56 +00001503 pr_info("%s: phy init failed\n",
1504 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001505 return PHY_ERROR;
1506 }
1507 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001508 }
1509 }
1510
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001511 /* some phys clear out pause advertisment on reset, set it back */
1512 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
Ed Swierkcb52deb2008-12-01 12:24:43 +00001514 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001516 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001517 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001518 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001519 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 return 0;
1523}
1524
1525static void nv_start_rx(struct net_device *dev)
1526{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001527 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001529 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530
Joe Perches6b808582010-11-29 07:41:53 +00001531 netdev_dbg(dev, "%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001533 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1534 rx_ctrl &= ~NVREG_RCVCTL_START;
1535 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 pci_push(base);
1537 }
1538 writel(np->linkspeed, base + NvRegLinkSpeed);
1539 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001540 rx_ctrl |= NVREG_RCVCTL_START;
1541 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001542 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1543 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches6b808582010-11-29 07:41:53 +00001544 netdev_dbg(dev, "%s: duplex %d, speed 0x%08x\n",
1545 __func__, np->duplex, np->linkspeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 pci_push(base);
1547}
1548
1549static void nv_stop_rx(struct net_device *dev)
1550{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001551 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001553 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
Joe Perches6b808582010-11-29 07:41:53 +00001555 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001556 if (!np->mac_in_use)
1557 rx_ctrl &= ~NVREG_RCVCTL_START;
1558 else
1559 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1560 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001561 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1562 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches294a5542010-11-29 07:41:56 +00001563 pr_info("%s: ReceiverStatus remained busy\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
1565 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001566 if (!np->mac_in_use)
1567 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568}
1569
1570static void nv_start_tx(struct net_device *dev)
1571{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001572 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001574 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
Joe Perches6b808582010-11-29 07:41:53 +00001576 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001577 tx_ctrl |= NVREG_XMITCTL_START;
1578 if (np->mac_in_use)
1579 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1580 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 pci_push(base);
1582}
1583
1584static void nv_stop_tx(struct net_device *dev)
1585{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001586 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001588 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
Joe Perches6b808582010-11-29 07:41:53 +00001590 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001591 if (!np->mac_in_use)
1592 tx_ctrl &= ~NVREG_XMITCTL_START;
1593 else
1594 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1595 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001596 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1597 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches294a5542010-11-29 07:41:56 +00001598 pr_info("%s: TransmitterStatus remained busy\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
1600 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001601 if (!np->mac_in_use)
1602 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1603 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604}
1605
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001606static void nv_start_rxtx(struct net_device *dev)
1607{
1608 nv_start_rx(dev);
1609 nv_start_tx(dev);
1610}
1611
1612static void nv_stop_rxtx(struct net_device *dev)
1613{
1614 nv_stop_rx(dev);
1615 nv_stop_tx(dev);
1616}
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618static void nv_txrx_reset(struct net_device *dev)
1619{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001620 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 u8 __iomem *base = get_hwbase(dev);
1622
Joe Perches6b808582010-11-29 07:41:53 +00001623 netdev_dbg(dev, "%s\n", __func__);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001624 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 pci_push(base);
1626 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001627 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 pci_push(base);
1629}
1630
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001631static void nv_mac_reset(struct net_device *dev)
1632{
1633 struct fe_priv *np = netdev_priv(dev);
1634 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001635 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001636
Joe Perches6b808582010-11-29 07:41:53 +00001637 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001638
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001639 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1640 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001641
1642 /* save registers since they will be cleared on reset */
1643 temp1 = readl(base + NvRegMacAddrA);
1644 temp2 = readl(base + NvRegMacAddrB);
1645 temp3 = readl(base + NvRegTransmitPoll);
1646
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001647 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1648 pci_push(base);
1649 udelay(NV_MAC_RESET_DELAY);
1650 writel(0, base + NvRegMacReset);
1651 pci_push(base);
1652 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001653
1654 /* restore saved registers */
1655 writel(temp1, base + NvRegMacAddrA);
1656 writel(temp2, base + NvRegMacAddrB);
1657 writel(temp3, base + NvRegTransmitPoll);
1658
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001659 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1660 pci_push(base);
1661}
1662
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001663static void nv_get_hw_stats(struct net_device *dev)
1664{
1665 struct fe_priv *np = netdev_priv(dev);
1666 u8 __iomem *base = get_hwbase(dev);
1667
1668 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1669 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1670 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1671 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1672 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1673 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1674 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1675 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1676 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1677 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1678 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1679 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1680 np->estats.rx_runt += readl(base + NvRegRxRunt);
1681 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1682 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1683 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1684 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1685 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1686 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1687 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1688 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1689 np->estats.rx_packets =
1690 np->estats.rx_unicast +
1691 np->estats.rx_multicast +
1692 np->estats.rx_broadcast;
1693 np->estats.rx_errors_total =
1694 np->estats.rx_crc_errors +
1695 np->estats.rx_over_errors +
1696 np->estats.rx_frame_error +
1697 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1698 np->estats.rx_late_collision +
1699 np->estats.rx_runt +
1700 np->estats.rx_frame_too_long;
1701 np->estats.tx_errors_total =
1702 np->estats.tx_late_collision +
1703 np->estats.tx_fifo_errors +
1704 np->estats.tx_carrier_errors +
1705 np->estats.tx_excess_deferral +
1706 np->estats.tx_retry_error;
1707
1708 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1709 np->estats.tx_deferral += readl(base + NvRegTxDef);
1710 np->estats.tx_packets += readl(base + NvRegTxFrame);
1711 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1712 np->estats.tx_pause += readl(base + NvRegTxPause);
1713 np->estats.rx_pause += readl(base + NvRegRxPause);
1714 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1715 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001716
1717 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1718 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1719 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1720 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1721 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001722}
1723
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724/*
1725 * nv_get_stats: dev->get_stats function
1726 * Get latest stats value from the nic.
1727 * Called with read_lock(&dev_base_lock) held for read -
1728 * only synchronized against unregister_netdevice.
1729 */
1730static struct net_device_stats *nv_get_stats(struct net_device *dev)
1731{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001732 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733
Ayaz Abdulla21828162007-01-23 12:27:21 -05001734 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001735 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001736 nv_get_hw_stats(dev);
1737
1738 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001739 dev->stats.tx_bytes = np->estats.tx_bytes;
1740 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1741 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1742 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1743 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1744 dev->stats.rx_errors = np->estats.rx_errors_total;
1745 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001746 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001747
1748 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749}
1750
1751/*
1752 * nv_alloc_rx: fill rx ring entries.
1753 * Return 1 if the allocations for the skbs failed and the
1754 * rx engine is without Available descriptors
1755 */
1756static int nv_alloc_rx(struct net_device *dev)
1757{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001758 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001759 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001761 less_rx = np->get_rx.orig;
1762 if (less_rx-- == np->first_rx.orig)
1763 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001764
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001765 while (np->put_rx.orig != less_rx) {
1766 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001767 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001768 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001769 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1770 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001771 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001772 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001773 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001774 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1775 wmb();
1776 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001777 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001778 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001779 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001780 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001781 } else
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001782 return 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001783 }
1784 return 0;
1785}
1786
1787static int nv_alloc_rx_optimized(struct net_device *dev)
1788{
1789 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001790 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001791
1792 less_rx = np->get_rx.ex;
1793 if (less_rx-- == np->first_rx.ex)
1794 less_rx = np->last_rx.ex;
1795
1796 while (np->put_rx.ex != less_rx) {
1797 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1798 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001799 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001800 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1801 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001802 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001803 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001804 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001805 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1806 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001807 wmb();
1808 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001809 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001810 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001811 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001812 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001813 } else
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001814 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 return 0;
1817}
1818
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001819/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001820static void nv_do_rx_refill(unsigned long data)
1821{
1822 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001823 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001824
1825 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001826 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001827}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001829static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001830{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001831 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001832 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001833
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001834 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001835
1836 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001837 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1838 else
1839 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1840 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1841 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001842
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001843 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001844 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001845 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001846 np->rx_ring.orig[i].buf = 0;
1847 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001848 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001849 np->rx_ring.ex[i].txvlan = 0;
1850 np->rx_ring.ex[i].bufhigh = 0;
1851 np->rx_ring.ex[i].buflow = 0;
1852 }
1853 np->rx_skb[i].skb = NULL;
1854 np->rx_skb[i].dma = 0;
1855 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001856}
1857
1858static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001860 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001862
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001863 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001864
1865 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001866 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1867 else
1868 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1869 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1870 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001871 np->tx_pkts_in_progress = 0;
1872 np->tx_change_owner = NULL;
1873 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001874 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001876 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001877 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001878 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001879 np->tx_ring.orig[i].buf = 0;
1880 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001881 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001882 np->tx_ring.ex[i].txvlan = 0;
1883 np->tx_ring.ex[i].bufhigh = 0;
1884 np->tx_ring.ex[i].buflow = 0;
1885 }
1886 np->tx_skb[i].skb = NULL;
1887 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001888 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001889 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001890 np->tx_skb[i].first_tx_desc = NULL;
1891 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001892 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001893}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894
Manfred Sprauld81c0982005-07-31 18:20:30 +02001895static int nv_init_ring(struct net_device *dev)
1896{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001897 struct fe_priv *np = netdev_priv(dev);
1898
Manfred Sprauld81c0982005-07-31 18:20:30 +02001899 nv_init_tx(dev);
1900 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001901
1902 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001903 return nv_alloc_rx(dev);
1904 else
1905 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906}
1907
Eric Dumazet73a37072009-06-17 21:17:59 +00001908static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001909{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001910 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001911 if (tx_skb->dma_single)
1912 pci_unmap_single(np->pci_dev, tx_skb->dma,
1913 tx_skb->dma_len,
1914 PCI_DMA_TODEVICE);
1915 else
1916 pci_unmap_page(np->pci_dev, tx_skb->dma,
1917 tx_skb->dma_len,
1918 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001919 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001920 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001921}
1922
1923static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1924{
1925 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001926 if (tx_skb->skb) {
1927 dev_kfree_skb_any(tx_skb->skb);
1928 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001929 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001930 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001931 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001932}
1933
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934static void nv_drain_tx(struct net_device *dev)
1935{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001936 struct fe_priv *np = netdev_priv(dev);
1937 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001938
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001939 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001940 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001941 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001942 np->tx_ring.orig[i].buf = 0;
1943 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001944 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001945 np->tx_ring.ex[i].txvlan = 0;
1946 np->tx_ring.ex[i].bufhigh = 0;
1947 np->tx_ring.ex[i].buflow = 0;
1948 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001949 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001950 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001951 np->tx_skb[i].dma = 0;
1952 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001953 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001954 np->tx_skb[i].first_tx_desc = NULL;
1955 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001957 np->tx_pkts_in_progress = 0;
1958 np->tx_change_owner = NULL;
1959 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960}
1961
1962static void nv_drain_rx(struct net_device *dev)
1963{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001964 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001966
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001967 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001968 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001969 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001970 np->rx_ring.orig[i].buf = 0;
1971 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001972 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001973 np->rx_ring.ex[i].txvlan = 0;
1974 np->rx_ring.ex[i].bufhigh = 0;
1975 np->rx_ring.ex[i].buflow = 0;
1976 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001978 if (np->rx_skb[i].skb) {
1979 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001980 (skb_end_pointer(np->rx_skb[i].skb) -
1981 np->rx_skb[i].skb->data),
1982 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001983 dev_kfree_skb(np->rx_skb[i].skb);
1984 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 }
1986 }
1987}
1988
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001989static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990{
1991 nv_drain_tx(dev);
1992 nv_drain_rx(dev);
1993}
1994
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001995static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1996{
1997 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1998}
1999
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002000static void nv_legacybackoff_reseed(struct net_device *dev)
2001{
2002 u8 __iomem *base = get_hwbase(dev);
2003 u32 reg;
2004 u32 low;
2005 int tx_status = 0;
2006
2007 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
2008 get_random_bytes(&low, sizeof(low));
2009 reg |= low & NVREG_SLOTTIME_MASK;
2010
2011 /* Need to stop tx before change takes effect.
2012 * Caller has already gained np->lock.
2013 */
2014 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2015 if (tx_status)
2016 nv_stop_tx(dev);
2017 nv_stop_rx(dev);
2018 writel(reg, base + NvRegSlotTime);
2019 if (tx_status)
2020 nv_start_tx(dev);
2021 nv_start_rx(dev);
2022}
2023
2024/* Gear Backoff Seeds */
2025#define BACKOFF_SEEDSET_ROWS 8
2026#define BACKOFF_SEEDSET_LFSRS 15
2027
2028/* Known Good seed sets */
2029static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002030 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2031 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2032 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2033 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2034 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2035 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2036 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2037 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002038
2039static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002040 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2041 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2042 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2043 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2044 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2045 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2046 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2047 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002048
2049static void nv_gear_backoff_reseed(struct net_device *dev)
2050{
2051 u8 __iomem *base = get_hwbase(dev);
2052 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2053 u32 temp, seedset, combinedSeed;
2054 int i;
2055
2056 /* Setup seed for free running LFSR */
2057 /* We are going to read the time stamp counter 3 times
2058 and swizzle bits around to increase randomness */
2059 get_random_bytes(&miniseed1, sizeof(miniseed1));
2060 miniseed1 &= 0x0fff;
2061 if (miniseed1 == 0)
2062 miniseed1 = 0xabc;
2063
2064 get_random_bytes(&miniseed2, sizeof(miniseed2));
2065 miniseed2 &= 0x0fff;
2066 if (miniseed2 == 0)
2067 miniseed2 = 0xabc;
2068 miniseed2_reversed =
2069 ((miniseed2 & 0xF00) >> 8) |
2070 (miniseed2 & 0x0F0) |
2071 ((miniseed2 & 0x00F) << 8);
2072
2073 get_random_bytes(&miniseed3, sizeof(miniseed3));
2074 miniseed3 &= 0x0fff;
2075 if (miniseed3 == 0)
2076 miniseed3 = 0xabc;
2077 miniseed3_reversed =
2078 ((miniseed3 & 0xF00) >> 8) |
2079 (miniseed3 & 0x0F0) |
2080 ((miniseed3 & 0x00F) << 8);
2081
2082 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2083 (miniseed2 ^ miniseed3_reversed);
2084
2085 /* Seeds can not be zero */
2086 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2087 combinedSeed |= 0x08;
2088 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2089 combinedSeed |= 0x8000;
2090
2091 /* No need to disable tx here */
2092 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2093 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2094 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002095 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002096
Szymon Janc78aea4f2010-11-27 08:39:43 +00002097 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002098 get_random_bytes(&seedset, sizeof(seedset));
2099 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002100 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002101 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2102 temp |= main_seedset[seedset][i-1] & 0x3ff;
2103 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2104 writel(temp, base + NvRegBackOffControl);
2105 }
2106}
2107
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108/*
2109 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002110 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002112static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002114 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002115 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002116 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2117 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002118 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002119 u32 offset = 0;
2120 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002121 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002122 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002123 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002124 struct ring_desc *put_tx;
2125 struct ring_desc *start_tx;
2126 struct ring_desc *prev_tx;
2127 struct nv_skb_map *prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002128 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002129
2130 /* add fragments to entries count */
2131 for (i = 0; i < fragments; i++) {
2132 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2133 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2134 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002136 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002137 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002138 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002139 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002140 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002141 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002142 return NETDEV_TX_BUSY;
2143 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002144 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002145
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002146 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002147
Ayaz Abdullafa454592006-01-05 22:45:45 -08002148 /* setup the header buffer */
2149 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002150 prev_tx = put_tx;
2151 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002152 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002153 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002154 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002155 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002156 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002157 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2158 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002159
Ayaz Abdullafa454592006-01-05 22:45:45 -08002160 tx_flags = np->tx_flags;
2161 offset += bcnt;
2162 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002163 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002164 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002165 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002166 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002167 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002168
2169 /* setup the fragments */
2170 for (i = 0; i < fragments; i++) {
2171 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2172 u32 size = frag->size;
2173 offset = 0;
2174
2175 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002176 prev_tx = put_tx;
2177 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002178 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002179 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2180 PCI_DMA_TODEVICE);
2181 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002182 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002183 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2184 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002185
Ayaz Abdullafa454592006-01-05 22:45:45 -08002186 offset += bcnt;
2187 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002188 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002189 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002190 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002191 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002192 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002193 }
2194
Ayaz Abdullafa454592006-01-05 22:45:45 -08002195 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002196 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002197
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002198 /* save skb in this slot's context area */
2199 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002200
Herbert Xu89114af2006-07-08 13:34:32 -07002201 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002202 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002203 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002204 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002205 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002206
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002207 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002208
Ayaz Abdullafa454592006-01-05 22:45:45 -08002209 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002210 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2211 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002212
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002213 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002214
Joe Perches6b808582010-11-29 07:41:53 +00002215 netdev_dbg(dev, "%s: entries %d queued for transmission. tx_flags_extra: %x\n",
2216 __func__, entries, tx_flags_extra);
Joe Perchese6499852010-11-29 07:41:54 +00002217#ifdef DEBUG
2218 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET, 16, 1,
2219 skb->data, 64, true);
2220#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002222 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002223 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224}
2225
Stephen Hemminger613573252009-08-31 19:50:58 +00002226static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2227 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002228{
2229 struct fe_priv *np = netdev_priv(dev);
2230 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002231 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002232 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2233 unsigned int i;
2234 u32 offset = 0;
2235 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002236 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002237 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2238 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002239 struct ring_desc_ex *put_tx;
2240 struct ring_desc_ex *start_tx;
2241 struct ring_desc_ex *prev_tx;
2242 struct nv_skb_map *prev_tx_ctx;
2243 struct nv_skb_map *start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002244 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002245
2246 /* add fragments to entries count */
2247 for (i = 0; i < fragments; i++) {
2248 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2249 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2250 }
2251
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002252 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002253 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002254 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002255 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002256 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002257 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002258 return NETDEV_TX_BUSY;
2259 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002260 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002261
2262 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002263 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002264
2265 /* setup the header buffer */
2266 do {
2267 prev_tx = put_tx;
2268 prev_tx_ctx = np->put_tx_ctx;
2269 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2270 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2271 PCI_DMA_TODEVICE);
2272 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002273 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002274 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2275 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002276 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002277
2278 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002279 offset += bcnt;
2280 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002281 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002282 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002283 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002284 np->put_tx_ctx = np->first_tx_ctx;
2285 } while (size);
2286
2287 /* setup the fragments */
2288 for (i = 0; i < fragments; i++) {
2289 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2290 u32 size = frag->size;
2291 offset = 0;
2292
2293 do {
2294 prev_tx = put_tx;
2295 prev_tx_ctx = np->put_tx_ctx;
2296 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2297 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2298 PCI_DMA_TODEVICE);
2299 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002300 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002301 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2302 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002303 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002304
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002305 offset += bcnt;
2306 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002307 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002308 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002309 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002310 np->put_tx_ctx = np->first_tx_ctx;
2311 } while (size);
2312 }
2313
2314 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002315 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002316
2317 /* save skb in this slot's context area */
2318 prev_tx_ctx->skb = skb;
2319
2320 if (skb_is_gso(skb))
2321 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2322 else
2323 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2324 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2325
2326 /* vlan tag */
Jesse Grosseab6d182010-10-20 13:56:03 +00002327 if (vlan_tx_tag_present(skb))
2328 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2329 vlan_tx_tag_get(skb));
2330 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002331 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002332
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002333 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002334
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002335 if (np->tx_limit) {
2336 /* Limit the number of outstanding tx. Setup all fragments, but
2337 * do not set the VALID bit on the first descriptor. Save a pointer
2338 * to that descriptor and also for next skb_map element.
2339 */
2340
2341 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2342 if (!np->tx_change_owner)
2343 np->tx_change_owner = start_tx_ctx;
2344
2345 /* remove VALID bit */
2346 tx_flags &= ~NV_TX2_VALID;
2347 start_tx_ctx->first_tx_desc = start_tx;
2348 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2349 np->tx_end_flip = np->put_tx_ctx;
2350 } else {
2351 np->tx_pkts_in_progress++;
2352 }
2353 }
2354
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002355 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002356 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2357 np->put_tx.ex = put_tx;
2358
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002359 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002360
Joe Perches6b808582010-11-29 07:41:53 +00002361 netdev_dbg(dev, "%s: entries %d queued for transmission. tx_flags_extra: %x\n",
2362 __func__, entries, tx_flags_extra);
Joe Perchese6499852010-11-29 07:41:54 +00002363#ifdef DEBUG
2364 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET, 16, 1,
2365 skb->data, 64, true);
2366#endif
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002367
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002368 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002369 return NETDEV_TX_OK;
2370}
2371
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002372static inline void nv_tx_flip_ownership(struct net_device *dev)
2373{
2374 struct fe_priv *np = netdev_priv(dev);
2375
2376 np->tx_pkts_in_progress--;
2377 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002378 np->tx_change_owner->first_tx_desc->flaglen |=
2379 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002380 np->tx_pkts_in_progress++;
2381
2382 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2383 if (np->tx_change_owner == np->tx_end_flip)
2384 np->tx_change_owner = NULL;
2385
2386 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2387 }
2388}
2389
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390/*
2391 * nv_tx_done: check for completed packets, release the skbs.
2392 *
2393 * Caller must own np->lock.
2394 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002395static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002397 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002398 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002399 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002400 struct ring_desc *orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002402 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002403 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2404 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405
Joe Perches6b808582010-11-29 07:41:53 +00002406 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002407
Eric Dumazet73a37072009-06-17 21:17:59 +00002408 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002409
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002411 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002412 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002413 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002414 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002415 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002416 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002417 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2418 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002419 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002420 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002421 dev->stats.tx_packets++;
2422 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002423 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002424 dev_kfree_skb_any(np->get_tx_ctx->skb);
2425 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002426 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 }
2428 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002429 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002430 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002431 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002432 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002433 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002434 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002435 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2436 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002437 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002438 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002439 dev->stats.tx_packets++;
2440 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002441 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002442 dev_kfree_skb_any(np->get_tx_ctx->skb);
2443 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002444 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 }
2446 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002447 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002448 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002449 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002450 np->get_tx_ctx = np->first_tx_ctx;
2451 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002452 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002453 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002454 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002455 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002456 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002457}
2458
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002459static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002460{
2461 struct fe_priv *np = netdev_priv(dev);
2462 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002463 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002464 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002465
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002466 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002467 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002468 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002469
Joe Perches6b808582010-11-29 07:41:53 +00002470 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002471
Eric Dumazet73a37072009-06-17 21:17:59 +00002472 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002473
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002474 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002475 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002476 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002477 else {
2478 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2479 if (np->driver_data & DEV_HAS_GEAR_MODE)
2480 nv_gear_backoff_reseed(dev);
2481 else
2482 nv_legacybackoff_reseed(dev);
2483 }
2484 }
2485
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002486 dev_kfree_skb_any(np->get_tx_ctx->skb);
2487 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002488 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002489
Szymon Janc78aea4f2010-11-27 08:39:43 +00002490 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002491 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002492 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002493 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002494 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002495 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002496 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002498 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002499 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002501 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002502 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503}
2504
2505/*
2506 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002507 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 */
2509static void nv_tx_timeout(struct net_device *dev)
2510{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002511 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002513 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002514 union ring_type put_tx;
2515 int saved_tx_limit;
Joe Perches294a5542010-11-29 07:41:56 +00002516 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002518 if (np->msi_flags & NV_MSI_X_ENABLED)
2519 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2520 else
2521 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2522
Joe Perches294a5542010-11-29 07:41:56 +00002523 pr_info("%s: Got tx_timeout. irq: %08x\n", dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
Joe Perches294a5542010-11-29 07:41:56 +00002525 pr_info("%s: Ring at %lx\n", dev->name, (unsigned long)np->ring_addr);
2526 pr_info("%s: Dumping tx registers\n", dev->name);
2527 for (i = 0; i <= np->register_size; i += 32) {
2528 pr_info("%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2529 i,
2530 readl(base + i + 0), readl(base + i + 4),
2531 readl(base + i + 8), readl(base + i + 12),
2532 readl(base + i + 16), readl(base + i + 20),
2533 readl(base + i + 24), readl(base + i + 28));
2534 }
2535 pr_info("%s: Dumping tx ring\n", dev->name);
2536 for (i = 0; i < np->tx_ring_size; i += 4) {
2537 if (!nv_optimized(np)) {
2538 pr_info("%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2539 i,
2540 le32_to_cpu(np->tx_ring.orig[i].buf),
2541 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2542 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2543 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2544 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2545 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2546 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2547 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
2548 } else {
2549 pr_info("%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2550 i,
2551 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2552 le32_to_cpu(np->tx_ring.ex[i].buflow),
2553 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2554 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2555 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2556 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2557 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2558 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2559 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2560 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2561 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2562 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulc2dba062005-07-31 18:29:47 +02002563 }
2564 }
2565
Linus Torvalds1da177e2005-04-16 15:20:36 -07002566 spin_lock_irq(&np->lock);
2567
2568 /* 1) stop tx engine */
2569 nv_stop_tx(dev);
2570
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002571 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2572 saved_tx_limit = np->tx_limit;
2573 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2574 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002575 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002576 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002577 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002578 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002580 /* save current HW postion */
2581 if (np->tx_change_owner)
2582 put_tx.ex = np->tx_change_owner->first_tx_desc;
2583 else
2584 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002586 /* 3) clear all tx state */
2587 nv_drain_tx(dev);
2588 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002589
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002590 /* 4) restore state to current HW position */
2591 np->get_tx = np->put_tx = put_tx;
2592 np->tx_limit = saved_tx_limit;
2593
2594 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002596 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597 spin_unlock_irq(&np->lock);
2598}
2599
Manfred Spraul22c6d142005-04-19 21:17:09 +02002600/*
2601 * Called when the nic notices a mismatch between the actual data len on the
2602 * wire and the len indicated in the 802 header
2603 */
2604static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2605{
2606 int hdrlen; /* length of the 802 header */
2607 int protolen; /* length as stored in the proto field */
2608
2609 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002610 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2611 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002612 hdrlen = VLAN_HLEN;
2613 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002614 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002615 hdrlen = ETH_HLEN;
2616 }
Joe Perches6b808582010-11-29 07:41:53 +00002617 netdev_dbg(dev, "%s: datalen %d, protolen %d, hdrlen %d\n",
2618 __func__, datalen, protolen, hdrlen);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002619 if (protolen > ETH_DATA_LEN)
2620 return datalen; /* Value in proto field not a len, no checks possible */
2621
2622 protolen += hdrlen;
2623 /* consistency checks: */
2624 if (datalen > ETH_ZLEN) {
2625 if (datalen >= protolen) {
2626 /* more data on wire than in 802 header, trim of
2627 * additional data.
2628 */
Joe Perches6b808582010-11-29 07:41:53 +00002629 netdev_dbg(dev, "%s: accepting %d bytes\n",
2630 __func__, protolen);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002631 return protolen;
2632 } else {
2633 /* less data on wire than mentioned in header.
2634 * Discard the packet.
2635 */
Joe Perches6b808582010-11-29 07:41:53 +00002636 netdev_dbg(dev, "%s: discarding long packet\n",
2637 __func__);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002638 return -1;
2639 }
2640 } else {
2641 /* short packet. Accept only if 802 values are also short */
2642 if (protolen > ETH_ZLEN) {
Joe Perches6b808582010-11-29 07:41:53 +00002643 netdev_dbg(dev, "%s: discarding short packet\n",
2644 __func__);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002645 return -1;
2646 }
Joe Perches6b808582010-11-29 07:41:53 +00002647 netdev_dbg(dev, "%s: accepting %d bytes\n", __func__, datalen);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002648 return datalen;
2649 }
2650}
2651
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002652static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002654 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002655 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002656 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002657 struct sk_buff *skb;
2658 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002659
Szymon Janc78aea4f2010-11-27 08:39:43 +00002660 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002661 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002662 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663
Joe Perches6b808582010-11-29 07:41:53 +00002664 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 /*
2667 * the packet is for us - immediately tear down the pci mapping.
2668 * TODO: check if a prefetch of the first cacheline improves
2669 * the performance.
2670 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002671 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2672 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002674 skb = np->get_rx_ctx->skb;
2675 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676
Joe Perches6b808582010-11-29 07:41:53 +00002677 netdev_dbg(dev, "Dumping packet (flags 0x%x)\n", flags);
Joe Perchese6499852010-11-29 07:41:54 +00002678#ifdef DEBUG
2679 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET,
2680 16, 1, skb->data, 64, true);
2681#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682 /* look at what we actually got: */
2683 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002684 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2685 len = flags & LEN_MASK_V1;
2686 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002687 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002688 len = nv_getlen(dev, skb->data, len);
2689 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002690 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002691 dev_kfree_skb(skb);
2692 goto next_pkt;
2693 }
2694 }
2695 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002696 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002697 if (flags & NV_RX_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002698 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002699 }
2700 /* the rest are hard errors */
2701 else {
2702 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002703 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002704 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002705 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002706 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002707 dev->stats.rx_over_errors++;
2708 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002709 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002710 goto next_pkt;
2711 }
2712 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002713 } else {
2714 dev_kfree_skb(skb);
2715 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002718 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2719 len = flags & LEN_MASK_V2;
2720 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002721 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002722 len = nv_getlen(dev, skb->data, len);
2723 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002724 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002725 dev_kfree_skb(skb);
2726 goto next_pkt;
2727 }
2728 }
2729 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002730 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002731 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002732 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002733 }
2734 /* the rest are hard errors */
2735 else {
2736 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002737 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002738 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002739 dev->stats.rx_over_errors++;
2740 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002741 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002742 goto next_pkt;
2743 }
2744 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002745 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2746 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002747 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002748 } else {
2749 dev_kfree_skb(skb);
2750 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 }
2752 }
2753 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754 skb_put(skb, len);
2755 skb->protocol = eth_type_trans(skb, dev);
Joe Perches6b808582010-11-29 07:41:53 +00002756 netdev_dbg(dev, "%s: %d bytes, proto %d accepted\n",
2757 __func__, len, skb->protocol);
Tom Herbert53f224c2010-05-03 19:08:45 +00002758 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002759 dev->stats.rx_packets++;
2760 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002761next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002762 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002763 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002764 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002765 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002766
2767 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002768 }
2769
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002770 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002771}
2772
2773static int nv_rx_process_optimized(struct net_device *dev, int limit)
2774{
2775 struct fe_priv *np = netdev_priv(dev);
2776 u32 flags;
2777 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002778 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002779 struct sk_buff *skb;
2780 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002781
Szymon Janc78aea4f2010-11-27 08:39:43 +00002782 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002783 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002784 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002785
Joe Perches6b808582010-11-29 07:41:53 +00002786 netdev_dbg(dev, "%s: flags 0x%x\n", __func__, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002787
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002788 /*
2789 * the packet is for us - immediately tear down the pci mapping.
2790 * TODO: check if a prefetch of the first cacheline improves
2791 * the performance.
2792 */
2793 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2794 np->get_rx_ctx->dma_len,
2795 PCI_DMA_FROMDEVICE);
2796 skb = np->get_rx_ctx->skb;
2797 np->get_rx_ctx->skb = NULL;
2798
Joe Perchese6499852010-11-29 07:41:54 +00002799 netdev_dbg(dev, "Dumping packet (flags 0x%x)\n", flags);
2800#ifdef DEBUG
2801 print_hex_dump(KERN_DEBUG, "", DUMP_PREFIX_OFFSET, 16, 1,
2802 skb->data, 64, true);
2803#endif
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002804 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002805 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2806 len = flags & LEN_MASK_V2;
2807 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002808 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002809 len = nv_getlen(dev, skb->data, len);
2810 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002811 dev_kfree_skb(skb);
2812 goto next_pkt;
2813 }
2814 }
2815 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002816 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002817 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002818 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002819 }
2820 /* the rest are hard errors */
2821 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002822 dev_kfree_skb(skb);
2823 goto next_pkt;
2824 }
2825 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002826
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002827 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2828 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002829 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002830
2831 /* got a valid packet - forward it to the network core */
2832 skb_put(skb, len);
2833 skb->protocol = eth_type_trans(skb, dev);
2834 prefetch(skb->data);
2835
Joe Perches6b808582010-11-29 07:41:53 +00002836 netdev_dbg(dev, "%s: %d bytes, proto %d accepted\n",
2837 __func__, len, skb->protocol);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002838
2839 if (likely(!np->vlangrp)) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002840 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002841 } else {
2842 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2843 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Tom Herbert53f224c2010-05-03 19:08:45 +00002844 vlan_gro_receive(&np->napi, np->vlangrp,
2845 vlanflags & NV_RX3_VLAN_TAG_MASK, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002846 } else {
Tom Herbert53f224c2010-05-03 19:08:45 +00002847 napi_gro_receive(&np->napi, skb);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002848 }
2849 }
2850
Jeff Garzik8148ff42007-10-16 20:56:09 -04002851 dev->stats.rx_packets++;
2852 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002853 } else {
2854 dev_kfree_skb(skb);
2855 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002856next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002857 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002858 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002859 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002860 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002861
2862 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002864
Ingo Molnarc1b71512007-10-17 12:18:23 +02002865 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866}
2867
Manfred Sprauld81c0982005-07-31 18:20:30 +02002868static void set_bufsize(struct net_device *dev)
2869{
2870 struct fe_priv *np = netdev_priv(dev);
2871
2872 if (dev->mtu <= ETH_DATA_LEN)
2873 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2874 else
2875 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2876}
2877
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878/*
2879 * nv_change_mtu: dev->change_mtu function
2880 * Called with dev_base_lock held for read.
2881 */
2882static int nv_change_mtu(struct net_device *dev, int new_mtu)
2883{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002884 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002885 int old_mtu;
2886
2887 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002889
2890 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002892
2893 /* return early if the buffer sizes will not change */
2894 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2895 return 0;
2896 if (old_mtu == new_mtu)
2897 return 0;
2898
2899 /* synchronized against open : rtnl_lock() held by caller */
2900 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002901 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002902 /*
2903 * It seems that the nic preloads valid ring entries into an
2904 * internal buffer. The procedure for flushing everything is
2905 * guessed, there is probably a simpler approach.
2906 * Changing the MTU is a rare event, it shouldn't matter.
2907 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002908 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002909 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002910 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002911 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002912 spin_lock(&np->lock);
2913 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002914 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002915 nv_txrx_reset(dev);
2916 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002917 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002918 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002919 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002920 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002921 if (!np->in_shutdown)
2922 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2923 }
2924 /* reinit nic view of the rx queue */
2925 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002926 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002927 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002928 base + NvRegRingSizes);
2929 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002930 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002931 pci_push(base);
2932
2933 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002934 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002935 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002936 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002937 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002938 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002939 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002940 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 return 0;
2942}
2943
Manfred Spraul72b31782005-07-31 18:33:34 +02002944static void nv_copy_mac_to_hw(struct net_device *dev)
2945{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002946 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002947 u32 mac[2];
2948
2949 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2950 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2951 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2952
2953 writel(mac[0], base + NvRegMacAddrA);
2954 writel(mac[1], base + NvRegMacAddrB);
2955}
2956
2957/*
2958 * nv_set_mac_address: dev->set_mac_address function
2959 * Called with rtnl_lock() held.
2960 */
2961static int nv_set_mac_address(struct net_device *dev, void *addr)
2962{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002963 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002964 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02002965
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002966 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002967 return -EADDRNOTAVAIL;
2968
2969 /* synchronized against open : rtnl_lock() held by caller */
2970 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2971
2972 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002973 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002974 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002975 spin_lock_irq(&np->lock);
2976
2977 /* stop rx engine */
2978 nv_stop_rx(dev);
2979
2980 /* set mac address */
2981 nv_copy_mac_to_hw(dev);
2982
2983 /* restart rx engine */
2984 nv_start_rx(dev);
2985 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002986 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002987 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002988 } else {
2989 nv_copy_mac_to_hw(dev);
2990 }
2991 return 0;
2992}
2993
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994/*
2995 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002996 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997 */
2998static void nv_set_multicast(struct net_device *dev)
2999{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003000 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001 u8 __iomem *base = get_hwbase(dev);
3002 u32 addr[2];
3003 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003004 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005
3006 memset(addr, 0, sizeof(addr));
3007 memset(mask, 0, sizeof(mask));
3008
3009 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003010 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003011 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003012 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
Jiri Pirko48e2f182010-02-22 09:22:26 +00003014 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015 u32 alwaysOff[2];
3016 u32 alwaysOn[2];
3017
3018 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3019 if (dev->flags & IFF_ALLMULTI) {
3020 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3021 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003022 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023
Jiri Pirko22bedad32010-04-01 21:22:57 +00003024 netdev_for_each_mc_addr(ha, dev) {
3025 unsigned char *addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003027
3028 a = le32_to_cpu(*(__le32 *) addr);
3029 b = le16_to_cpu(*(__le16 *) (&addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030 alwaysOn[0] &= a;
3031 alwaysOff[0] &= ~a;
3032 alwaysOn[1] &= b;
3033 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003034 }
3035 }
3036 addr[0] = alwaysOn[0];
3037 addr[1] = alwaysOn[1];
3038 mask[0] = alwaysOn[0] | alwaysOff[0];
3039 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003040 } else {
3041 mask[0] = NVREG_MCASTMASKA_NONE;
3042 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043 }
3044 }
3045 addr[0] |= NVREG_MCASTADDRA_FORCE;
3046 pff |= NVREG_PFF_ALWAYS;
3047 spin_lock_irq(&np->lock);
3048 nv_stop_rx(dev);
3049 writel(addr[0], base + NvRegMulticastAddrA);
3050 writel(addr[1], base + NvRegMulticastAddrB);
3051 writel(mask[0], base + NvRegMulticastMaskA);
3052 writel(mask[1], base + NvRegMulticastMaskB);
3053 writel(pff, base + NvRegPacketFilterFlags);
Joe Perchesf52dafc2010-11-29 07:41:55 +00003054 netdev_dbg(dev, "reconfiguration for multicast lists\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055 nv_start_rx(dev);
3056 spin_unlock_irq(&np->lock);
3057}
3058
Adrian Bunkc7985052006-06-22 12:03:29 +02003059static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003060{
3061 struct fe_priv *np = netdev_priv(dev);
3062 u8 __iomem *base = get_hwbase(dev);
3063
3064 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3065
3066 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3067 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3068 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3069 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3070 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3071 } else {
3072 writel(pff, base + NvRegPacketFilterFlags);
3073 }
3074 }
3075 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3076 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3077 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003078 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3079 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3080 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003081 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003082 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003083 /* limit the number of tx pause frames to a default of 8 */
3084 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3085 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003086 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003087 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3088 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3089 } else {
3090 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3091 writel(regmisc, base + NvRegMisc1);
3092 }
3093 }
3094}
3095
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003096/**
3097 * nv_update_linkspeed: Setup the MAC according to the link partner
3098 * @dev: Network device to be configured
3099 *
3100 * The function queries the PHY and checks if there is a link partner.
3101 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3102 * set to 10 MBit HD.
3103 *
3104 * The function returns 0 if there is no link partner and 1 if there is
3105 * a good link partner.
3106 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107static int nv_update_linkspeed(struct net_device *dev)
3108{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003109 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003110 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003111 int adv = 0;
3112 int lpa = 0;
3113 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114 int newls = np->linkspeed;
3115 int newdup = np->duplex;
3116 int mii_status;
3117 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003118 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003119 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003120 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121
3122 /* BMSR_LSTATUS is latched, read it twice:
3123 * we want the current value.
3124 */
3125 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3126 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3127
3128 if (!(mii_status & BMSR_LSTATUS)) {
Joe Perches6b808582010-11-29 07:41:53 +00003129 netdev_dbg(dev,
3130 "no link detected by phy - falling back to 10HD\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3132 newdup = 0;
3133 retval = 0;
3134 goto set_speed;
3135 }
3136
3137 if (np->autoneg == 0) {
Joe Perches6b808582010-11-29 07:41:53 +00003138 netdev_dbg(dev, "%s: autoneg off, PHY set to 0x%04x\n",
3139 __func__, np->fixed_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140 if (np->fixed_mode & LPA_100FULL) {
3141 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3142 newdup = 1;
3143 } else if (np->fixed_mode & LPA_100HALF) {
3144 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3145 newdup = 0;
3146 } else if (np->fixed_mode & LPA_10FULL) {
3147 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3148 newdup = 1;
3149 } else {
3150 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3151 newdup = 0;
3152 }
3153 retval = 1;
3154 goto set_speed;
3155 }
3156 /* check auto negotiation is complete */
3157 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3158 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3159 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3160 newdup = 0;
3161 retval = 0;
Joe Perches6b808582010-11-29 07:41:53 +00003162 netdev_dbg(dev,
3163 "autoneg not completed - falling back to 10HD\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003164 goto set_speed;
3165 }
3166
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003167 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3168 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Joe Perches6b808582010-11-29 07:41:53 +00003169 netdev_dbg(dev, "%s: PHY advertises 0x%04x, lpa 0x%04x\n",
3170 __func__, adv, lpa);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003171
Linus Torvalds1da177e2005-04-16 15:20:36 -07003172 retval = 1;
3173 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003174 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3175 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003176
3177 if ((control_1000 & ADVERTISE_1000FULL) &&
3178 (status_1000 & LPA_1000FULL)) {
Joe Perches6b808582010-11-29 07:41:53 +00003179 netdev_dbg(dev, "%s: GBit ethernet detected\n",
3180 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003181 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3182 newdup = 1;
3183 goto set_speed;
3184 }
3185 }
3186
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003188 adv_lpa = lpa & adv;
3189 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3191 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003192 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3194 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003195 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3197 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003198 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003199 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3200 newdup = 0;
3201 } else {
Joe Perches6b808582010-11-29 07:41:53 +00003202 netdev_dbg(dev, "bad ability %04x - falling back to 10HD\n",
3203 adv_lpa);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3205 newdup = 0;
3206 }
3207
3208set_speed:
3209 if (np->duplex == newdup && np->linkspeed == newls)
3210 return retval;
3211
Joe Perchesf52dafc2010-11-29 07:41:55 +00003212 netdev_dbg(dev, "changing link setting from %d/%d to %d/%d\n",
3213 np->linkspeed, np->duplex, newls, newdup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214
3215 np->duplex = newdup;
3216 np->linkspeed = newls;
3217
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003218 /* The transmitter and receiver must be restarted for safe update */
3219 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3220 txrxFlags |= NV_RESTART_TX;
3221 nv_stop_tx(dev);
3222 }
3223 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3224 txrxFlags |= NV_RESTART_RX;
3225 nv_stop_rx(dev);
3226 }
3227
Linus Torvalds1da177e2005-04-16 15:20:36 -07003228 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003229 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003231 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3232 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3233 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003234 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003235 phyreg |= NVREG_SLOTTIME_1000_FULL;
3236 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003237 }
3238
3239 phyreg = readl(base + NvRegPhyInterface);
3240 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3241 if (np->duplex == 0)
3242 phyreg |= PHY_HALF;
3243 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3244 phyreg |= PHY_100;
3245 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3246 phyreg |= PHY_1000;
3247 writel(phyreg, base + NvRegPhyInterface);
3248
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003249 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003250 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003251 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003252 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003253 } else {
3254 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3255 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3256 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3257 else
3258 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3259 } else {
3260 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3261 }
3262 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003263 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003264 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3265 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3266 else
3267 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003268 }
3269 writel(txreg, base + NvRegTxDeferral);
3270
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003271 if (np->desc_ver == DESC_VER_1) {
3272 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3273 } else {
3274 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3275 txreg = NVREG_TX_WM_DESC2_3_1000;
3276 else
3277 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3278 }
3279 writel(txreg, base + NvRegTxWatermark);
3280
Szymon Janc78aea4f2010-11-27 08:39:43 +00003281 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003282 base + NvRegMisc1);
3283 pci_push(base);
3284 writel(np->linkspeed, base + NvRegLinkSpeed);
3285 pci_push(base);
3286
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003287 pause_flags = 0;
3288 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003289 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003290 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003291 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3292 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003293
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003294 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003295 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003296 if (lpa_pause & LPA_PAUSE_CAP) {
3297 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3298 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3299 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3300 }
3301 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003302 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003303 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003304 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003305 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003306 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3307 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003308 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3309 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3310 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3311 }
3312 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003313 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003314 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003315 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003316 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003317 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003318 }
3319 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003320 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003321
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003322 if (txrxFlags & NV_RESTART_TX)
3323 nv_start_tx(dev);
3324 if (txrxFlags & NV_RESTART_RX)
3325 nv_start_rx(dev);
3326
Linus Torvalds1da177e2005-04-16 15:20:36 -07003327 return retval;
3328}
3329
3330static void nv_linkchange(struct net_device *dev)
3331{
3332 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003333 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003334 netif_carrier_on(dev);
Joe Perches294a5542010-11-29 07:41:56 +00003335 pr_info("%s: link up\n", dev->name);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003336 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003337 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003338 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003339 } else {
3340 if (netif_carrier_ok(dev)) {
3341 netif_carrier_off(dev);
Joe Perches294a5542010-11-29 07:41:56 +00003342 pr_info("%s: link down\n", dev->name);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003343 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344 nv_stop_rx(dev);
3345 }
3346 }
3347}
3348
3349static void nv_link_irq(struct net_device *dev)
3350{
3351 u8 __iomem *base = get_hwbase(dev);
3352 u32 miistat;
3353
3354 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003355 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Joe Perchesf52dafc2010-11-29 07:41:55 +00003356 netdev_dbg(dev, "link change irq, status 0x%x\n", miistat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003357
3358 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3359 nv_linkchange(dev);
Joe Perches6b808582010-11-29 07:41:53 +00003360 netdev_dbg(dev, "link change notification done\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003361}
3362
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003363static void nv_msi_workaround(struct fe_priv *np)
3364{
3365
3366 /* Need to toggle the msi irq mask within the ethernet device,
3367 * otherwise, future interrupts will not be detected.
3368 */
3369 if (np->msi_flags & NV_MSI_ENABLED) {
3370 u8 __iomem *base = np->base;
3371
3372 writel(0, base + NvRegMSIIrqMask);
3373 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3374 }
3375}
3376
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003377static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3378{
3379 struct fe_priv *np = netdev_priv(dev);
3380
3381 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3382 if (total_work > NV_DYNAMIC_THRESHOLD) {
3383 /* transition to poll based interrupts */
3384 np->quiet_count = 0;
3385 if (np->irqmask != NVREG_IRQMASK_CPU) {
3386 np->irqmask = NVREG_IRQMASK_CPU;
3387 return 1;
3388 }
3389 } else {
3390 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3391 np->quiet_count++;
3392 } else {
3393 /* reached a period of low activity, switch
3394 to per tx/rx packet interrupts */
3395 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3396 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3397 return 1;
3398 }
3399 }
3400 }
3401 }
3402 return 0;
3403}
3404
David Howells7d12e782006-10-05 14:55:46 +01003405static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003406{
3407 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003408 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003409 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410
Joe Perches6b808582010-11-29 07:41:53 +00003411 netdev_dbg(dev, "%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003412
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003413 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3414 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003415 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003416 } else {
3417 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003418 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003419 }
Joe Perches6b808582010-11-29 07:41:53 +00003420 netdev_dbg(dev, "irq: %08x\n", np->events);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003421 if (!(np->events & np->irqmask))
3422 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003423
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003424 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003425
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003426 if (napi_schedule_prep(&np->napi)) {
3427 /*
3428 * Disable further irq's (msix not enabled with napi)
3429 */
3430 writel(0, base + NvRegIrqMask);
3431 __napi_schedule(&np->napi);
3432 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003433
Joe Perches6b808582010-11-29 07:41:53 +00003434 netdev_dbg(dev, "%s: completed\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003435
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003436 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437}
3438
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003439/**
3440 * All _optimized functions are used to help increase performance
3441 * (reduce CPU and increase throughput). They use descripter version 3,
3442 * compiler directives, and reduce memory accesses.
3443 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003444static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3445{
3446 struct net_device *dev = (struct net_device *) data;
3447 struct fe_priv *np = netdev_priv(dev);
3448 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003449
Joe Perches6b808582010-11-29 07:41:53 +00003450 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003451
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003452 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3453 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003454 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003455 } else {
3456 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003457 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003458 }
Joe Perches6b808582010-11-29 07:41:53 +00003459 netdev_dbg(dev, "irq: %08x\n", np->events);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003460 if (!(np->events & np->irqmask))
3461 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003462
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003463 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003464
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003465 if (napi_schedule_prep(&np->napi)) {
3466 /*
3467 * Disable further irq's (msix not enabled with napi)
3468 */
3469 writel(0, base + NvRegIrqMask);
3470 __napi_schedule(&np->napi);
3471 }
Joe Perches6b808582010-11-29 07:41:53 +00003472 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003473
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003474 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003475}
3476
David Howells7d12e782006-10-05 14:55:46 +01003477static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003478{
3479 struct net_device *dev = (struct net_device *) data;
3480 struct fe_priv *np = netdev_priv(dev);
3481 u8 __iomem *base = get_hwbase(dev);
3482 u32 events;
3483 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003484 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003485
Joe Perches6b808582010-11-29 07:41:53 +00003486 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003487
Szymon Janc78aea4f2010-11-27 08:39:43 +00003488 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003489 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3490 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Joe Perches6b808582010-11-29 07:41:53 +00003491 netdev_dbg(dev, "tx irq: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003492 if (!(events & np->irqmask))
3493 break;
3494
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003495 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003496 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003497 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003498
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003499 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003500 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003501 /* disable interrupts on the nic */
3502 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3503 pci_push(base);
3504
3505 if (!np->in_shutdown) {
3506 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3507 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3508 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003509 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003510 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003511 break;
3512 }
3513
3514 }
Joe Perches6b808582010-11-29 07:41:53 +00003515 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003516
3517 return IRQ_RETVAL(i);
3518}
3519
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003520static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003521{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003522 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3523 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003524 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003525 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003526 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003527 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003528
stephen hemminger81a2e362010-04-28 08:25:28 +00003529 do {
3530 if (!nv_optimized(np)) {
3531 spin_lock_irqsave(&np->lock, flags);
3532 tx_work += nv_tx_done(dev, np->tx_ring_size);
3533 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003534
Tom Herbertd951f722010-05-05 18:15:21 +00003535 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003536 retcode = nv_alloc_rx(dev);
3537 } else {
3538 spin_lock_irqsave(&np->lock, flags);
3539 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3540 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003541
Tom Herbertd951f722010-05-05 18:15:21 +00003542 rx_count = nv_rx_process_optimized(dev,
3543 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003544 retcode = nv_alloc_rx_optimized(dev);
3545 }
3546 } while (retcode == 0 &&
3547 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003548
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003549 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003550 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003551 if (!np->in_shutdown)
3552 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003553 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003554 }
3555
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003556 nv_change_interrupt_mode(dev, tx_work + rx_work);
3557
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003558 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3559 spin_lock_irqsave(&np->lock, flags);
3560 nv_link_irq(dev);
3561 spin_unlock_irqrestore(&np->lock, flags);
3562 }
3563 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3564 spin_lock_irqsave(&np->lock, flags);
3565 nv_linkchange(dev);
3566 spin_unlock_irqrestore(&np->lock, flags);
3567 np->link_timeout = jiffies + LINK_TIMEOUT;
3568 }
3569 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3570 spin_lock_irqsave(&np->lock, flags);
3571 if (!np->in_shutdown) {
3572 np->nic_poll_irq = np->irqmask;
3573 np->recover_error = 1;
3574 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3575 }
3576 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003577 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003578 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003579 }
3580
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003581 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003582 /* re-enable interrupts
3583 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003584 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003585
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003586 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003587 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003588 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003589}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003590
David Howells7d12e782006-10-05 14:55:46 +01003591static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003592{
3593 struct net_device *dev = (struct net_device *) data;
3594 struct fe_priv *np = netdev_priv(dev);
3595 u8 __iomem *base = get_hwbase(dev);
3596 u32 events;
3597 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003598 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003599
Joe Perches6b808582010-11-29 07:41:53 +00003600 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003601
Szymon Janc78aea4f2010-11-27 08:39:43 +00003602 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003603 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3604 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Joe Perches6b808582010-11-29 07:41:53 +00003605 netdev_dbg(dev, "rx irq: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003606 if (!(events & np->irqmask))
3607 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003608
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003609 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003610 if (unlikely(nv_alloc_rx_optimized(dev))) {
3611 spin_lock_irqsave(&np->lock, flags);
3612 if (!np->in_shutdown)
3613 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3614 spin_unlock_irqrestore(&np->lock, flags);
3615 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003616 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003617
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003618 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003619 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003620 /* disable interrupts on the nic */
3621 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3622 pci_push(base);
3623
3624 if (!np->in_shutdown) {
3625 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3626 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3627 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003628 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003629 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003630 break;
3631 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003632 }
Joe Perches6b808582010-11-29 07:41:53 +00003633 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003634
3635 return IRQ_RETVAL(i);
3636}
3637
David Howells7d12e782006-10-05 14:55:46 +01003638static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003639{
3640 struct net_device *dev = (struct net_device *) data;
3641 struct fe_priv *np = netdev_priv(dev);
3642 u8 __iomem *base = get_hwbase(dev);
3643 u32 events;
3644 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003645 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003646
Joe Perches6b808582010-11-29 07:41:53 +00003647 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003648
Szymon Janc78aea4f2010-11-27 08:39:43 +00003649 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003650 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3651 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Joe Perches6b808582010-11-29 07:41:53 +00003652 netdev_dbg(dev, "irq: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003653 if (!(events & np->irqmask))
3654 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003655
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003656 /* check tx in case we reached max loop limit in tx isr */
3657 spin_lock_irqsave(&np->lock, flags);
3658 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3659 spin_unlock_irqrestore(&np->lock, flags);
3660
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003661 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003662 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003663 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003664 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003665 }
3666 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003667 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003668 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003669 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003670 np->link_timeout = jiffies + LINK_TIMEOUT;
3671 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003672 if (events & NVREG_IRQ_RECOVER_ERROR) {
3673 spin_lock_irq(&np->lock);
3674 /* disable interrupts on the nic */
3675 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3676 pci_push(base);
3677
3678 if (!np->in_shutdown) {
3679 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3680 np->recover_error = 1;
3681 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3682 }
3683 spin_unlock_irq(&np->lock);
3684 break;
3685 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003686 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003687 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003688 /* disable interrupts on the nic */
3689 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3690 pci_push(base);
3691
3692 if (!np->in_shutdown) {
3693 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3694 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3695 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003696 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003697 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003698 break;
3699 }
3700
3701 }
Joe Perches6b808582010-11-29 07:41:53 +00003702 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003703
3704 return IRQ_RETVAL(i);
3705}
3706
David Howells7d12e782006-10-05 14:55:46 +01003707static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003708{
3709 struct net_device *dev = (struct net_device *) data;
3710 struct fe_priv *np = netdev_priv(dev);
3711 u8 __iomem *base = get_hwbase(dev);
3712 u32 events;
3713
Joe Perches6b808582010-11-29 07:41:53 +00003714 netdev_dbg(dev, "%s\n", __func__);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003715
3716 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3717 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3718 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3719 } else {
3720 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3721 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3722 }
3723 pci_push(base);
Joe Perches6b808582010-11-29 07:41:53 +00003724 netdev_dbg(dev, "irq: %08x\n", events);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003725 if (!(events & NVREG_IRQ_TIMER))
3726 return IRQ_RETVAL(0);
3727
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003728 nv_msi_workaround(np);
3729
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003730 spin_lock(&np->lock);
3731 np->intr_test = 1;
3732 spin_unlock(&np->lock);
3733
Joe Perches6b808582010-11-29 07:41:53 +00003734 netdev_dbg(dev, "%s: completed\n", __func__);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003735
3736 return IRQ_RETVAL(1);
3737}
3738
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003739static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3740{
3741 u8 __iomem *base = get_hwbase(dev);
3742 int i;
3743 u32 msixmap = 0;
3744
3745 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3746 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3747 * the remaining 8 interrupts.
3748 */
3749 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003750 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003751 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003752 }
3753 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3754
3755 msixmap = 0;
3756 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003757 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003758 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003759 }
3760 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3761}
3762
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003763static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003764{
3765 struct fe_priv *np = get_nvpriv(dev);
3766 u8 __iomem *base = get_hwbase(dev);
3767 int ret = 1;
3768 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003769 irqreturn_t (*handler)(int foo, void *data);
3770
3771 if (intr_test) {
3772 handler = nv_nic_irq_test;
3773 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003774 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003775 handler = nv_nic_irq_optimized;
3776 else
3777 handler = nv_nic_irq;
3778 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003779
3780 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003781 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003782 np->msi_x_entry[i].entry = i;
Szymon Janc34cf97e2010-11-27 08:39:46 +00003783 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3784 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003785 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003786 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003787 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003788 sprintf(np->name_rx, "%s-rx", dev->name);
3789 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003790 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Joe Perches294a5542010-11-29 07:41:56 +00003791 pr_info("request_irq failed for rx %d\n",
3792 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003793 pci_disable_msix(np->pci_dev);
3794 np->msi_flags &= ~NV_MSI_X_ENABLED;
3795 goto out_err;
3796 }
3797 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003798 sprintf(np->name_tx, "%s-tx", dev->name);
3799 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003800 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Joe Perches294a5542010-11-29 07:41:56 +00003801 pr_info("request_irq failed for tx %d\n",
3802 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003803 pci_disable_msix(np->pci_dev);
3804 np->msi_flags &= ~NV_MSI_X_ENABLED;
3805 goto out_free_rx;
3806 }
3807 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003808 sprintf(np->name_other, "%s-other", dev->name);
3809 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003810 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Joe Perches294a5542010-11-29 07:41:56 +00003811 pr_info("request_irq failed for link %d\n",
3812 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003813 pci_disable_msix(np->pci_dev);
3814 np->msi_flags &= ~NV_MSI_X_ENABLED;
3815 goto out_free_tx;
3816 }
3817 /* map interrupts to their respective vector */
3818 writel(0, base + NvRegMSIXMap0);
3819 writel(0, base + NvRegMSIXMap1);
3820 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3821 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3822 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3823 } else {
3824 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003825 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches294a5542010-11-29 07:41:56 +00003826 pr_info("request_irq failed %d\n", ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003827 pci_disable_msix(np->pci_dev);
3828 np->msi_flags &= ~NV_MSI_X_ENABLED;
3829 goto out_err;
3830 }
3831
3832 /* map interrupts to vector 0 */
3833 writel(0, base + NvRegMSIXMap0);
3834 writel(0, base + NvRegMSIXMap1);
3835 }
3836 }
3837 }
3838 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00003839 ret = pci_enable_msi(np->pci_dev);
3840 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003841 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003842 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003843 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches294a5542010-11-29 07:41:56 +00003844 pr_info("request_irq failed %d\n", ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003845 pci_disable_msi(np->pci_dev);
3846 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003847 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003848 goto out_err;
3849 }
3850
3851 /* map interrupts to vector 0 */
3852 writel(0, base + NvRegMSIMap0);
3853 writel(0, base + NvRegMSIMap1);
3854 /* enable msi vector 0 */
3855 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3856 }
3857 }
3858 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003859 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003860 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003861
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003862 }
3863
3864 return 0;
3865out_free_tx:
3866 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3867out_free_rx:
3868 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3869out_err:
3870 return 1;
3871}
3872
3873static void nv_free_irq(struct net_device *dev)
3874{
3875 struct fe_priv *np = get_nvpriv(dev);
3876 int i;
3877
3878 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003879 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003880 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003881 pci_disable_msix(np->pci_dev);
3882 np->msi_flags &= ~NV_MSI_X_ENABLED;
3883 } else {
3884 free_irq(np->pci_dev->irq, dev);
3885 if (np->msi_flags & NV_MSI_ENABLED) {
3886 pci_disable_msi(np->pci_dev);
3887 np->msi_flags &= ~NV_MSI_ENABLED;
3888 }
3889 }
3890}
3891
Linus Torvalds1da177e2005-04-16 15:20:36 -07003892static void nv_do_nic_poll(unsigned long data)
3893{
3894 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003895 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003896 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003897 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003898
Linus Torvalds1da177e2005-04-16 15:20:36 -07003899 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003900 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003901 * reenable interrupts on the nic, we have to do this before calling
3902 * nv_nic_irq because that may decide to do otherwise
3903 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003904
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003905 if (!using_multi_irqs(dev)) {
3906 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003907 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003908 else
Manfred Spraula7475902007-10-17 21:52:33 +02003909 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003910 mask = np->irqmask;
3911 } else {
3912 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003913 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003914 mask |= NVREG_IRQ_RX_ALL;
3915 }
3916 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003917 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003918 mask |= NVREG_IRQ_TX_ALL;
3919 }
3920 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003921 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003922 mask |= NVREG_IRQ_OTHER;
3923 }
3924 }
Manfred Spraula7475902007-10-17 21:52:33 +02003925 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3926
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003927 if (np->recover_error) {
3928 np->recover_error = 0;
Joe Perches294a5542010-11-29 07:41:56 +00003929 pr_info("%s: MAC in recoverable error state\n", dev->name);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003930 if (netif_running(dev)) {
3931 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003932 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003933 spin_lock(&np->lock);
3934 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003935 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003936 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3937 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003938 nv_txrx_reset(dev);
3939 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003940 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003941 /* reinit driver view of the rx queue */
3942 set_bufsize(dev);
3943 if (nv_init_ring(dev)) {
3944 if (!np->in_shutdown)
3945 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3946 }
3947 /* reinit nic view of the rx queue */
3948 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3949 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003950 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003951 base + NvRegRingSizes);
3952 pci_push(base);
3953 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3954 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003955 /* clear interrupts */
3956 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3957 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3958 else
3959 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003960
3961 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003962 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003963 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003964 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003965 netif_tx_unlock_bh(dev);
3966 }
3967 }
3968
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003969 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003970 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003971
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003972 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003973 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003974 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05003975 nv_nic_irq_optimized(0, dev);
3976 else
3977 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003978 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003979 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003980 else
Manfred Spraula7475902007-10-17 21:52:33 +02003981 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003982 } else {
3983 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003984 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003985 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003986 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003987 }
3988 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003989 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003990 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003991 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003992 }
3993 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003994 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01003995 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003996 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003997 }
3998 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08003999
Linus Torvalds1da177e2005-04-16 15:20:36 -07004000}
4001
Michal Schmidt2918c352005-05-12 19:42:06 -04004002#ifdef CONFIG_NET_POLL_CONTROLLER
4003static void nv_poll_controller(struct net_device *dev)
4004{
4005 nv_do_nic_poll((unsigned long) dev);
4006}
4007#endif
4008
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004009static void nv_do_stats_poll(unsigned long data)
4010{
4011 struct net_device *dev = (struct net_device *) data;
4012 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004013
Ayaz Abdulla57fff692007-01-23 12:27:00 -05004014 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004015
4016 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00004017 mod_timer(&np->stats_poll,
4018 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004019}
4020
Linus Torvalds1da177e2005-04-16 15:20:36 -07004021static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4022{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004023 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04004024 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025 strcpy(info->version, FORCEDETH_VERSION);
4026 strcpy(info->bus_info, pci_name(np->pci_dev));
4027}
4028
4029static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4030{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004031 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004032 wolinfo->supported = WAKE_MAGIC;
4033
4034 spin_lock_irq(&np->lock);
4035 if (np->wolenabled)
4036 wolinfo->wolopts = WAKE_MAGIC;
4037 spin_unlock_irq(&np->lock);
4038}
4039
4040static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4041{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004042 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004043 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004044 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004045
Linus Torvalds1da177e2005-04-16 15:20:36 -07004046 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004047 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004048 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004049 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004050 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004051 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004052 if (netif_running(dev)) {
4053 spin_lock_irq(&np->lock);
4054 writel(flags, base + NvRegWakeUpFlags);
4055 spin_unlock_irq(&np->lock);
4056 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004057 return 0;
4058}
4059
4060static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4061{
4062 struct fe_priv *np = netdev_priv(dev);
4063 int adv;
4064
4065 spin_lock_irq(&np->lock);
4066 ecmd->port = PORT_MII;
4067 if (!netif_running(dev)) {
4068 /* We do not track link speed / duplex setting if the
4069 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004070 if (nv_update_linkspeed(dev)) {
4071 if (!netif_carrier_ok(dev))
4072 netif_carrier_on(dev);
4073 } else {
4074 if (netif_carrier_ok(dev))
4075 netif_carrier_off(dev);
4076 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004078
4079 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004080 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004081 case NVREG_LINKSPEED_10:
4082 ecmd->speed = SPEED_10;
4083 break;
4084 case NVREG_LINKSPEED_100:
4085 ecmd->speed = SPEED_100;
4086 break;
4087 case NVREG_LINKSPEED_1000:
4088 ecmd->speed = SPEED_1000;
4089 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004090 }
4091 ecmd->duplex = DUPLEX_HALF;
4092 if (np->duplex)
4093 ecmd->duplex = DUPLEX_FULL;
4094 } else {
4095 ecmd->speed = -1;
4096 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004097 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098
4099 ecmd->autoneg = np->autoneg;
4100
4101 ecmd->advertising = ADVERTISED_MII;
4102 if (np->autoneg) {
4103 ecmd->advertising |= ADVERTISED_Autoneg;
4104 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004105 if (adv & ADVERTISE_10HALF)
4106 ecmd->advertising |= ADVERTISED_10baseT_Half;
4107 if (adv & ADVERTISE_10FULL)
4108 ecmd->advertising |= ADVERTISED_10baseT_Full;
4109 if (adv & ADVERTISE_100HALF)
4110 ecmd->advertising |= ADVERTISED_100baseT_Half;
4111 if (adv & ADVERTISE_100FULL)
4112 ecmd->advertising |= ADVERTISED_100baseT_Full;
4113 if (np->gigabit == PHY_GIGABIT) {
4114 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4115 if (adv & ADVERTISE_1000FULL)
4116 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4117 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004118 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 ecmd->supported = (SUPPORTED_Autoneg |
4120 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4121 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4122 SUPPORTED_MII);
4123 if (np->gigabit == PHY_GIGABIT)
4124 ecmd->supported |= SUPPORTED_1000baseT_Full;
4125
4126 ecmd->phy_address = np->phyaddr;
4127 ecmd->transceiver = XCVR_EXTERNAL;
4128
4129 /* ignore maxtxpkt, maxrxpkt for now */
4130 spin_unlock_irq(&np->lock);
4131 return 0;
4132}
4133
4134static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4135{
4136 struct fe_priv *np = netdev_priv(dev);
4137
4138 if (ecmd->port != PORT_MII)
4139 return -EINVAL;
4140 if (ecmd->transceiver != XCVR_EXTERNAL)
4141 return -EINVAL;
4142 if (ecmd->phy_address != np->phyaddr) {
4143 /* TODO: support switching between multiple phys. Should be
4144 * trivial, but not enabled due to lack of test hardware. */
4145 return -EINVAL;
4146 }
4147 if (ecmd->autoneg == AUTONEG_ENABLE) {
4148 u32 mask;
4149
4150 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4151 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4152 if (np->gigabit == PHY_GIGABIT)
4153 mask |= ADVERTISED_1000baseT_Full;
4154
4155 if ((ecmd->advertising & mask) == 0)
4156 return -EINVAL;
4157
4158 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4159 /* Note: autonegotiation disable, speed 1000 intentionally
4160 * forbidden - noone should need that. */
4161
4162 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
4163 return -EINVAL;
4164 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4165 return -EINVAL;
4166 } else {
4167 return -EINVAL;
4168 }
4169
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004170 netif_carrier_off(dev);
4171 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004172 unsigned long flags;
4173
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004174 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004175 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004176 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004177 /* with plain spinlock lockdep complains */
4178 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004179 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004180 /* FIXME:
4181 * this can take some time, and interrupts are disabled
4182 * due to spin_lock_irqsave, but let's hope no daemon
4183 * is going to change the settings very often...
4184 * Worst case:
4185 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4186 * + some minor delays, which is up to a second approximately
4187 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004188 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004189 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004190 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004191 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004192 }
4193
Linus Torvalds1da177e2005-04-16 15:20:36 -07004194 if (ecmd->autoneg == AUTONEG_ENABLE) {
4195 int adv, bmcr;
4196
4197 np->autoneg = 1;
4198
4199 /* advertise only what has been requested */
4200 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004201 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4203 adv |= ADVERTISE_10HALF;
4204 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004205 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004206 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4207 adv |= ADVERTISE_100HALF;
4208 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004209 adv |= ADVERTISE_100FULL;
4210 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4211 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4212 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4213 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004214 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4215
4216 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004217 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004218 adv &= ~ADVERTISE_1000FULL;
4219 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4220 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004221 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004222 }
4223
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004224 if (netif_running(dev))
Joe Perches294a5542010-11-29 07:41:56 +00004225 pr_info("%s: link down\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004226 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004227 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4228 bmcr |= BMCR_ANENABLE;
4229 /* reset the phy in order for settings to stick,
4230 * and cause autoneg to start */
4231 if (phy_reset(dev, bmcr)) {
Joe Perches294a5542010-11-29 07:41:56 +00004232 pr_info("%s: phy reset failed\n", dev->name);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004233 return -EINVAL;
4234 }
4235 } else {
4236 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4237 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4238 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004239 } else {
4240 int adv, bmcr;
4241
4242 np->autoneg = 0;
4243
4244 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004245 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004246 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
4247 adv |= ADVERTISE_10HALF;
4248 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004249 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004250 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
4251 adv |= ADVERTISE_100HALF;
4252 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004253 adv |= ADVERTISE_100FULL;
4254 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4255 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
4256 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4257 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4258 }
4259 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4260 adv |= ADVERTISE_PAUSE_ASYM;
4261 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004263 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4264 np->fixed_mode = adv;
4265
4266 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004267 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004268 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004269 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004270 }
4271
4272 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004273 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4274 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004275 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004276 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004277 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004278 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004279 /* reset the phy in order for forced mode settings to stick */
4280 if (phy_reset(dev, bmcr)) {
Joe Perches294a5542010-11-29 07:41:56 +00004281 pr_info("%s: phy reset failed\n", dev->name);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004282 return -EINVAL;
4283 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004284 } else {
4285 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4286 if (netif_running(dev)) {
4287 /* Wait a bit and then reconfigure the nic. */
4288 udelay(10);
4289 nv_linkchange(dev);
4290 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004291 }
4292 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004293
4294 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004295 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004296 nv_enable_irq(dev);
4297 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298
4299 return 0;
4300}
4301
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004302#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004303
4304static int nv_get_regs_len(struct net_device *dev)
4305{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004306 struct fe_priv *np = netdev_priv(dev);
4307 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004308}
4309
4310static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4311{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004312 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004313 u8 __iomem *base = get_hwbase(dev);
4314 u32 *rbuf = buf;
4315 int i;
4316
4317 regs->version = FORCEDETH_REGS_VER;
4318 spin_lock_irq(&np->lock);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004319 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004320 rbuf[i] = readl(base + i*sizeof(u32));
4321 spin_unlock_irq(&np->lock);
4322}
4323
4324static int nv_nway_reset(struct net_device *dev)
4325{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004326 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004327 int ret;
4328
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004329 if (np->autoneg) {
4330 int bmcr;
4331
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004332 netif_carrier_off(dev);
4333 if (netif_running(dev)) {
4334 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004335 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004336 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004337 spin_lock(&np->lock);
4338 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004339 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004340 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004341 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004342 netif_tx_unlock_bh(dev);
Joe Perches294a5542010-11-29 07:41:56 +00004343 pr_info("%s: link down\n", dev->name);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004344 }
4345
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004346 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004347 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4348 bmcr |= BMCR_ANENABLE;
4349 /* reset the phy in order for settings to stick*/
4350 if (phy_reset(dev, bmcr)) {
Joe Perches294a5542010-11-29 07:41:56 +00004351 pr_info("%s: phy reset failed\n", dev->name);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004352 return -EINVAL;
4353 }
4354 } else {
4355 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4356 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4357 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004358
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004359 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004360 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004361 nv_enable_irq(dev);
4362 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004363 ret = 0;
4364 } else {
4365 ret = -EINVAL;
4366 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004367
4368 return ret;
4369}
4370
Zachary Amsden0674d592006-06-04 02:51:38 -07004371static int nv_set_tso(struct net_device *dev, u32 value)
4372{
4373 struct fe_priv *np = netdev_priv(dev);
4374
4375 if ((np->driver_data & DEV_HAS_CHECKSUM))
4376 return ethtool_op_set_tso(dev, value);
4377 else
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004378 return -EOPNOTSUPP;
Zachary Amsden0674d592006-06-04 02:51:38 -07004379}
Zachary Amsden0674d592006-06-04 02:51:38 -07004380
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004381static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4382{
4383 struct fe_priv *np = netdev_priv(dev);
4384
4385 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4386 ring->rx_mini_max_pending = 0;
4387 ring->rx_jumbo_max_pending = 0;
4388 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4389
4390 ring->rx_pending = np->rx_ring_size;
4391 ring->rx_mini_pending = 0;
4392 ring->rx_jumbo_pending = 0;
4393 ring->tx_pending = np->tx_ring_size;
4394}
4395
4396static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4397{
4398 struct fe_priv *np = netdev_priv(dev);
4399 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004400 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004401 dma_addr_t ring_addr;
4402
4403 if (ring->rx_pending < RX_RING_MIN ||
4404 ring->tx_pending < TX_RING_MIN ||
4405 ring->rx_mini_pending != 0 ||
4406 ring->rx_jumbo_pending != 0 ||
4407 (np->desc_ver == DESC_VER_1 &&
4408 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4409 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4410 (np->desc_ver != DESC_VER_1 &&
4411 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4412 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4413 return -EINVAL;
4414 }
4415
4416 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004417 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004418 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4419 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4420 &ring_addr);
4421 } else {
4422 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4423 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4424 &ring_addr);
4425 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004426 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4427 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4428 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004429 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004430 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004431 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004432 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4433 rxtx_ring, ring_addr);
4434 } else {
4435 if (rxtx_ring)
4436 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4437 rxtx_ring, ring_addr);
4438 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004439
4440 kfree(rx_skbuff);
4441 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004442 goto exit;
4443 }
4444
4445 if (netif_running(dev)) {
4446 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004447 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004448 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004449 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004450 spin_lock(&np->lock);
4451 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004452 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004453 nv_txrx_reset(dev);
4454 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004455 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004456 /* delete queues */
4457 free_rings(dev);
4458 }
4459
4460 /* set new values */
4461 np->rx_ring_size = ring->rx_pending;
4462 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004463
4464 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004465 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004466 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4467 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004468 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004469 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4470 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004471 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4472 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004473 np->ring_addr = ring_addr;
4474
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004475 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4476 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004477
4478 if (netif_running(dev)) {
4479 /* reinit driver view of the queues */
4480 set_bufsize(dev);
4481 if (nv_init_ring(dev)) {
4482 if (!np->in_shutdown)
4483 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4484 }
4485
4486 /* reinit nic view of the queues */
4487 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4488 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004489 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004490 base + NvRegRingSizes);
4491 pci_push(base);
4492 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4493 pci_push(base);
4494
4495 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004496 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004497 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004498 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004499 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004500 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004501 nv_enable_irq(dev);
4502 }
4503 return 0;
4504exit:
4505 return -ENOMEM;
4506}
4507
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004508static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4509{
4510 struct fe_priv *np = netdev_priv(dev);
4511
4512 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4513 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4514 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4515}
4516
4517static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4518{
4519 struct fe_priv *np = netdev_priv(dev);
4520 int adv, bmcr;
4521
4522 if ((!np->autoneg && np->duplex == 0) ||
4523 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches294a5542010-11-29 07:41:56 +00004524 pr_info("%s: can not set pause settings when forced link is in half duplex\n",
4525 dev->name);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004526 return -EINVAL;
4527 }
4528 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches294a5542010-11-29 07:41:56 +00004529 pr_info("%s: hardware does not support tx pause frames\n",
4530 dev->name);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004531 return -EINVAL;
4532 }
4533
4534 netif_carrier_off(dev);
4535 if (netif_running(dev)) {
4536 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004537 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004538 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004539 spin_lock(&np->lock);
4540 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004541 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004542 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004543 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004544 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004545 }
4546
4547 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4548 if (pause->rx_pause)
4549 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4550 if (pause->tx_pause)
4551 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4552
4553 if (np->autoneg && pause->autoneg) {
4554 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4555
4556 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4557 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4558 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4559 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4560 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4561 adv |= ADVERTISE_PAUSE_ASYM;
4562 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4563
4564 if (netif_running(dev))
Joe Perches294a5542010-11-29 07:41:56 +00004565 pr_info("%s: link down\n", dev->name);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004566 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4567 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4568 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4569 } else {
4570 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4571 if (pause->rx_pause)
4572 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4573 if (pause->tx_pause)
4574 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4575
4576 if (!netif_running(dev))
4577 nv_update_linkspeed(dev);
4578 else
4579 nv_update_pause(dev, np->pause_flags);
4580 }
4581
4582 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004583 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004584 nv_enable_irq(dev);
4585 }
4586 return 0;
4587}
4588
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004589static u32 nv_get_rx_csum(struct net_device *dev)
4590{
4591 struct fe_priv *np = netdev_priv(dev);
Eric Dumazet807540b2010-09-23 05:40:09 +00004592 return np->rx_csum != 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004593}
4594
4595static int nv_set_rx_csum(struct net_device *dev, u32 data)
4596{
4597 struct fe_priv *np = netdev_priv(dev);
4598 u8 __iomem *base = get_hwbase(dev);
4599 int retcode = 0;
4600
4601 if (np->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004602 if (data) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004603 np->rx_csum = 1;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004604 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004605 } else {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004606 np->rx_csum = 0;
4607 /* vlan is dependent on rx checksum offload */
4608 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4609 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004610 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004611 if (netif_running(dev)) {
4612 spin_lock_irq(&np->lock);
4613 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4614 spin_unlock_irq(&np->lock);
4615 }
4616 } else {
4617 return -EINVAL;
4618 }
4619
4620 return retcode;
4621}
4622
4623static int nv_set_tx_csum(struct net_device *dev, u32 data)
4624{
4625 struct fe_priv *np = netdev_priv(dev);
4626
4627 if (np->driver_data & DEV_HAS_CHECKSUM)
Ayaz Abdullac1086cd2009-02-07 00:24:39 -08004628 return ethtool_op_set_tx_csum(dev, data);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004629 else
4630 return -EOPNOTSUPP;
4631}
4632
4633static int nv_set_sg(struct net_device *dev, u32 data)
4634{
4635 struct fe_priv *np = netdev_priv(dev);
4636
4637 if (np->driver_data & DEV_HAS_CHECKSUM)
4638 return ethtool_op_set_sg(dev, data);
4639 else
4640 return -EOPNOTSUPP;
4641}
4642
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004643static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004644{
4645 struct fe_priv *np = netdev_priv(dev);
4646
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004647 switch (sset) {
4648 case ETH_SS_TEST:
4649 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4650 return NV_TEST_COUNT_EXTENDED;
4651 else
4652 return NV_TEST_COUNT_BASE;
4653 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004654 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4655 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004656 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4657 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004658 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4659 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004660 else
4661 return 0;
4662 default:
4663 return -EOPNOTSUPP;
4664 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004665}
4666
4667static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4668{
4669 struct fe_priv *np = netdev_priv(dev);
4670
4671 /* update stats */
4672 nv_do_stats_poll((unsigned long)dev);
4673
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004674 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004675}
4676
4677static int nv_link_test(struct net_device *dev)
4678{
4679 struct fe_priv *np = netdev_priv(dev);
4680 int mii_status;
4681
4682 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4683 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4684
4685 /* check phy link status */
4686 if (!(mii_status & BMSR_LSTATUS))
4687 return 0;
4688 else
4689 return 1;
4690}
4691
4692static int nv_register_test(struct net_device *dev)
4693{
4694 u8 __iomem *base = get_hwbase(dev);
4695 int i = 0;
4696 u32 orig_read, new_read;
4697
4698 do {
4699 orig_read = readl(base + nv_registers_test[i].reg);
4700
4701 /* xor with mask to toggle bits */
4702 orig_read ^= nv_registers_test[i].mask;
4703
4704 writel(orig_read, base + nv_registers_test[i].reg);
4705
4706 new_read = readl(base + nv_registers_test[i].reg);
4707
4708 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4709 return 0;
4710
4711 /* restore original value */
4712 orig_read ^= nv_registers_test[i].mask;
4713 writel(orig_read, base + nv_registers_test[i].reg);
4714
4715 } while (nv_registers_test[++i].reg != 0);
4716
4717 return 1;
4718}
4719
4720static int nv_interrupt_test(struct net_device *dev)
4721{
4722 struct fe_priv *np = netdev_priv(dev);
4723 u8 __iomem *base = get_hwbase(dev);
4724 int ret = 1;
4725 int testcnt;
4726 u32 save_msi_flags, save_poll_interval = 0;
4727
4728 if (netif_running(dev)) {
4729 /* free current irq */
4730 nv_free_irq(dev);
4731 save_poll_interval = readl(base+NvRegPollingInterval);
4732 }
4733
4734 /* flag to test interrupt handler */
4735 np->intr_test = 0;
4736
4737 /* setup test irq */
4738 save_msi_flags = np->msi_flags;
4739 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4740 np->msi_flags |= 0x001; /* setup 1 vector */
4741 if (nv_request_irq(dev, 1))
4742 return 0;
4743
4744 /* setup timer interrupt */
4745 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4746 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4747
4748 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4749
4750 /* wait for at least one interrupt */
4751 msleep(100);
4752
4753 spin_lock_irq(&np->lock);
4754
4755 /* flag should be set within ISR */
4756 testcnt = np->intr_test;
4757 if (!testcnt)
4758 ret = 2;
4759
4760 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4761 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4762 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4763 else
4764 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4765
4766 spin_unlock_irq(&np->lock);
4767
4768 nv_free_irq(dev);
4769
4770 np->msi_flags = save_msi_flags;
4771
4772 if (netif_running(dev)) {
4773 writel(save_poll_interval, base + NvRegPollingInterval);
4774 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4775 /* restore original irq */
4776 if (nv_request_irq(dev, 0))
4777 return 0;
4778 }
4779
4780 return ret;
4781}
4782
4783static int nv_loopback_test(struct net_device *dev)
4784{
4785 struct fe_priv *np = netdev_priv(dev);
4786 u8 __iomem *base = get_hwbase(dev);
4787 struct sk_buff *tx_skb, *rx_skb;
4788 dma_addr_t test_dma_addr;
4789 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004790 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004791 int len, i, pkt_len;
4792 u8 *pkt_data;
4793 u32 filter_flags = 0;
4794 u32 misc1_flags = 0;
4795 int ret = 1;
4796
4797 if (netif_running(dev)) {
4798 nv_disable_irq(dev);
4799 filter_flags = readl(base + NvRegPacketFilterFlags);
4800 misc1_flags = readl(base + NvRegMisc1);
4801 } else {
4802 nv_txrx_reset(dev);
4803 }
4804
4805 /* reinit driver view of the rx queue */
4806 set_bufsize(dev);
4807 nv_init_ring(dev);
4808
4809 /* setup hardware for loopback */
4810 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4811 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4812
4813 /* reinit nic view of the rx queue */
4814 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4815 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004816 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004817 base + NvRegRingSizes);
4818 pci_push(base);
4819
4820 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004821 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004822
4823 /* setup packet for tx */
4824 pkt_len = ETH_DATA_LEN;
4825 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004826 if (!tx_skb) {
Joe Perches294a5542010-11-29 07:41:56 +00004827 pr_err("dev_alloc_skb() failed during loopback test of %s\n",
4828 dev->name);
Jesper Juhl46798c82006-09-25 16:39:24 -07004829 ret = 0;
4830 goto out;
4831 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004832 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4833 skb_tailroom(tx_skb),
4834 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004835 pkt_data = skb_put(tx_skb, pkt_len);
4836 for (i = 0; i < pkt_len; i++)
4837 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004838
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004839 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004840 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4841 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004842 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004843 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4844 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004845 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004846 }
4847 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4848 pci_push(get_hwbase(dev));
4849
4850 msleep(500);
4851
4852 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004853 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004854 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004855 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4856
4857 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004858 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004859 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4860 }
4861
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004862 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004863 ret = 0;
4864 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004865 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004866 ret = 0;
4867 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004868 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004869 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004870 }
4871
4872 if (ret) {
4873 if (len != pkt_len) {
4874 ret = 0;
Joe Perches6b808582010-11-29 07:41:53 +00004875 netdev_dbg(dev, "loopback len mismatch %d vs %d\n",
4876 len, pkt_len);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004877 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004878 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004879 for (i = 0; i < pkt_len; i++) {
4880 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4881 ret = 0;
Joe Perches6b808582010-11-29 07:41:53 +00004882 netdev_dbg(dev, "loopback pattern check failed on byte %d\n",
4883 i);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004884 break;
4885 }
4886 }
4887 }
4888 } else {
Joe Perches6b808582010-11-29 07:41:53 +00004889 netdev_dbg(dev, "loopback - did not receive test packet\n");
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004890 }
4891
Eric Dumazet73a37072009-06-17 21:17:59 +00004892 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004893 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004894 PCI_DMA_TODEVICE);
4895 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004896 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004897 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004898 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004899 nv_txrx_reset(dev);
4900 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004901 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004902
4903 if (netif_running(dev)) {
4904 writel(misc1_flags, base + NvRegMisc1);
4905 writel(filter_flags, base + NvRegPacketFilterFlags);
4906 nv_enable_irq(dev);
4907 }
4908
4909 return ret;
4910}
4911
4912static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4913{
4914 struct fe_priv *np = netdev_priv(dev);
4915 u8 __iomem *base = get_hwbase(dev);
4916 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004917 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004918
4919 if (!nv_link_test(dev)) {
4920 test->flags |= ETH_TEST_FL_FAILED;
4921 buffer[0] = 1;
4922 }
4923
4924 if (test->flags & ETH_TEST_FL_OFFLINE) {
4925 if (netif_running(dev)) {
4926 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004927 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004928 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004929 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004930 spin_lock_irq(&np->lock);
4931 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004932 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004933 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004934 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004935 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004936 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004937 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004938 nv_txrx_reset(dev);
4939 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004940 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004941 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004942 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004943 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004944 }
4945
4946 if (!nv_register_test(dev)) {
4947 test->flags |= ETH_TEST_FL_FAILED;
4948 buffer[1] = 1;
4949 }
4950
4951 result = nv_interrupt_test(dev);
4952 if (result != 1) {
4953 test->flags |= ETH_TEST_FL_FAILED;
4954 buffer[2] = 1;
4955 }
4956 if (result == 0) {
4957 /* bail out */
4958 return;
4959 }
4960
4961 if (!nv_loopback_test(dev)) {
4962 test->flags |= ETH_TEST_FL_FAILED;
4963 buffer[3] = 1;
4964 }
4965
4966 if (netif_running(dev)) {
4967 /* reinit driver view of the rx queue */
4968 set_bufsize(dev);
4969 if (nv_init_ring(dev)) {
4970 if (!np->in_shutdown)
4971 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4972 }
4973 /* reinit nic view of the rx queue */
4974 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4975 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004976 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004977 base + NvRegRingSizes);
4978 pci_push(base);
4979 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4980 pci_push(base);
4981 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004982 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004983 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004984 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004985 nv_enable_hw_interrupts(dev, np->irqmask);
4986 }
4987 }
4988}
4989
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004990static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4991{
4992 switch (stringset) {
4993 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004994 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004995 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004996 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004997 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004998 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004999 }
5000}
5001
Jeff Garzik7282d492006-09-13 14:30:00 -04005002static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005003 .get_drvinfo = nv_get_drvinfo,
5004 .get_link = ethtool_op_get_link,
5005 .get_wol = nv_get_wol,
5006 .set_wol = nv_set_wol,
5007 .get_settings = nv_get_settings,
5008 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005009 .get_regs_len = nv_get_regs_len,
5010 .get_regs = nv_get_regs,
5011 .nway_reset = nv_nway_reset,
Ayaz Abdulla6a788142006-06-10 22:47:26 -04005012 .set_tso = nv_set_tso,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005013 .get_ringparam = nv_get_ringparam,
5014 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005015 .get_pauseparam = nv_get_pauseparam,
5016 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005017 .get_rx_csum = nv_get_rx_csum,
5018 .set_rx_csum = nv_set_rx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005019 .set_tx_csum = nv_set_tx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005020 .set_sg = nv_set_sg,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005021 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005022 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005023 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005024 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005025};
5026
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005027static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
5028{
5029 struct fe_priv *np = get_nvpriv(dev);
5030
5031 spin_lock_irq(&np->lock);
5032
5033 /* save vlan group */
5034 np->vlangrp = grp;
5035
5036 if (grp) {
5037 /* enable vlan on MAC */
5038 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
5039 } else {
5040 /* disable vlan on MAC */
5041 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
5042 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
5043 }
5044
5045 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5046
5047 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07005048}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005049
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005050/* The mgmt unit and driver use a semaphore to access the phy during init */
5051static int nv_mgmt_acquire_sema(struct net_device *dev)
5052{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005053 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005054 u8 __iomem *base = get_hwbase(dev);
5055 int i;
5056 u32 tx_ctrl, mgmt_sema;
5057
5058 for (i = 0; i < 10; i++) {
5059 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5060 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5061 break;
5062 msleep(500);
5063 }
5064
5065 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5066 return 0;
5067
5068 for (i = 0; i < 2; i++) {
5069 tx_ctrl = readl(base + NvRegTransmitterControl);
5070 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5071 writel(tx_ctrl, base + NvRegTransmitterControl);
5072
5073 /* verify that semaphore was acquired */
5074 tx_ctrl = readl(base + NvRegTransmitterControl);
5075 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005076 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5077 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005078 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005079 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005080 udelay(50);
5081 }
5082
5083 return 0;
5084}
5085
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005086static void nv_mgmt_release_sema(struct net_device *dev)
5087{
5088 struct fe_priv *np = netdev_priv(dev);
5089 u8 __iomem *base = get_hwbase(dev);
5090 u32 tx_ctrl;
5091
5092 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5093 if (np->mgmt_sema) {
5094 tx_ctrl = readl(base + NvRegTransmitterControl);
5095 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5096 writel(tx_ctrl, base + NvRegTransmitterControl);
5097 }
5098 }
5099}
5100
5101
5102static int nv_mgmt_get_version(struct net_device *dev)
5103{
5104 struct fe_priv *np = netdev_priv(dev);
5105 u8 __iomem *base = get_hwbase(dev);
5106 u32 data_ready = readl(base + NvRegTransmitterControl);
5107 u32 data_ready2 = 0;
5108 unsigned long start;
5109 int ready = 0;
5110
5111 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5112 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5113 start = jiffies;
5114 while (time_before(jiffies, start + 5*HZ)) {
5115 data_ready2 = readl(base + NvRegTransmitterControl);
5116 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5117 ready = 1;
5118 break;
5119 }
5120 schedule_timeout_uninterruptible(1);
5121 }
5122
5123 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5124 return 0;
5125
5126 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5127
5128 return 1;
5129}
5130
Linus Torvalds1da177e2005-04-16 15:20:36 -07005131static int nv_open(struct net_device *dev)
5132{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005133 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005134 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005135 int ret = 1;
5136 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005137 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005138
Joe Perches6b808582010-11-29 07:41:53 +00005139 netdev_dbg(dev, "%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005140
Ed Swierkcb52deb2008-12-01 12:24:43 +00005141 /* power up phy */
5142 mii_rw(dev, np->phyaddr, MII_BMCR,
5143 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5144
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005145 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005146 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005147 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5148 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005149 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5150 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005151 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5152 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005153 writel(0, base + NvRegPacketFilterFlags);
5154
5155 writel(0, base + NvRegTransmitterControl);
5156 writel(0, base + NvRegReceiverControl);
5157
5158 writel(0, base + NvRegAdapterControl);
5159
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005160 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5161 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5162
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005163 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005164 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005165 oom = nv_init_ring(dev);
5166
5167 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005168 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005169 nv_txrx_reset(dev);
5170 writel(0, base + NvRegUnknownSetupReg6);
5171
5172 np->in_shutdown = 0;
5173
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005174 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005175 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005176 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005177 base + NvRegRingSizes);
5178
Linus Torvalds1da177e2005-04-16 15:20:36 -07005179 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005180 if (np->desc_ver == DESC_VER_1)
5181 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5182 else
5183 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005184 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005185 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005186 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005187 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005188 if (reg_delay(dev, NvRegUnknownSetupReg5,
5189 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5190 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches294a5542010-11-29 07:41:56 +00005191 pr_info("%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005192
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005193 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005194 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005195 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005196
Linus Torvalds1da177e2005-04-16 15:20:36 -07005197 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5198 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5199 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005200 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005201
5202 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005203
5204 get_random_bytes(&low, sizeof(low));
5205 low &= NVREG_SLOTTIME_MASK;
5206 if (np->desc_ver == DESC_VER_1) {
5207 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5208 } else {
5209 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5210 /* setup legacy backoff */
5211 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5212 } else {
5213 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5214 nv_gear_backoff_reseed(dev);
5215 }
5216 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005217 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5218 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005219 if (poll_interval == -1) {
5220 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5221 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5222 else
5223 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005224 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005225 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005226 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5227 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5228 base + NvRegAdapterControl);
5229 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005230 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005231 if (np->wolenabled)
5232 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005233
5234 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005235 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005236 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5237
5238 pci_push(base);
5239 udelay(10);
5240 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5241
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005242 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005243 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005244 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005245 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5246 pci_push(base);
5247
Szymon Janc78aea4f2010-11-27 08:39:43 +00005248 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005249 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005250
5251 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005252 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005253
5254 spin_lock_irq(&np->lock);
5255 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5256 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005257 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5258 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005259 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5260 /* One manual link speed update: Interrupts are enabled, future link
5261 * speed changes cause interrupts and are handled by nv_link_irq().
5262 */
5263 {
5264 u32 miistat;
5265 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005266 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Joe Perchesf52dafc2010-11-29 07:41:55 +00005267 netdev_dbg(dev, "startup: got 0x%08x\n", miistat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005268 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005269 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5270 * to init hw */
5271 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005272 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005273 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005274 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005275 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005276
Linus Torvalds1da177e2005-04-16 15:20:36 -07005277 if (ret) {
5278 netif_carrier_on(dev);
5279 } else {
Joe Perches294a5542010-11-29 07:41:56 +00005280 pr_info("%s: no link during initialization\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005281 netif_carrier_off(dev);
5282 }
5283 if (oom)
5284 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005285
5286 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005287 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005288 mod_timer(&np->stats_poll,
5289 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005290
Linus Torvalds1da177e2005-04-16 15:20:36 -07005291 spin_unlock_irq(&np->lock);
5292
5293 return 0;
5294out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005295 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005296 return ret;
5297}
5298
5299static int nv_close(struct net_device *dev)
5300{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005301 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005302 u8 __iomem *base;
5303
5304 spin_lock_irq(&np->lock);
5305 np->in_shutdown = 1;
5306 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005307 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005308 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005309
5310 del_timer_sync(&np->oom_kick);
5311 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005312 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005313
5314 netif_stop_queue(dev);
5315 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005316 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005317 nv_txrx_reset(dev);
5318
5319 /* disable interrupts on the nic or we will lock up */
5320 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005321 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005322 pci_push(base);
Joe Perchesf52dafc2010-11-29 07:41:55 +00005323 netdev_dbg(dev, "Irqmask is zero again\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005324
5325 spin_unlock_irq(&np->lock);
5326
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005327 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005328
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005329 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005330
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005331 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005332 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005333 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005334 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005335 } else {
5336 /* power down phy */
5337 mii_rw(dev, np->phyaddr, MII_BMCR,
5338 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005339 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005340 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005341
5342 /* FIXME: power down nic */
5343
5344 return 0;
5345}
5346
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005347static const struct net_device_ops nv_netdev_ops = {
5348 .ndo_open = nv_open,
5349 .ndo_stop = nv_close,
5350 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005351 .ndo_start_xmit = nv_start_xmit,
5352 .ndo_tx_timeout = nv_tx_timeout,
5353 .ndo_change_mtu = nv_change_mtu,
5354 .ndo_validate_addr = eth_validate_addr,
5355 .ndo_set_mac_address = nv_set_mac_address,
5356 .ndo_set_multicast_list = nv_set_multicast,
5357 .ndo_vlan_rx_register = nv_vlan_rx_register,
5358#ifdef CONFIG_NET_POLL_CONTROLLER
5359 .ndo_poll_controller = nv_poll_controller,
5360#endif
5361};
5362
5363static const struct net_device_ops nv_netdev_ops_optimized = {
5364 .ndo_open = nv_open,
5365 .ndo_stop = nv_close,
5366 .ndo_get_stats = nv_get_stats,
5367 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005368 .ndo_tx_timeout = nv_tx_timeout,
5369 .ndo_change_mtu = nv_change_mtu,
5370 .ndo_validate_addr = eth_validate_addr,
5371 .ndo_set_mac_address = nv_set_mac_address,
5372 .ndo_set_multicast_list = nv_set_multicast,
5373 .ndo_vlan_rx_register = nv_vlan_rx_register,
5374#ifdef CONFIG_NET_POLL_CONTROLLER
5375 .ndo_poll_controller = nv_poll_controller,
5376#endif
5377};
5378
Linus Torvalds1da177e2005-04-16 15:20:36 -07005379static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5380{
5381 struct net_device *dev;
5382 struct fe_priv *np;
5383 unsigned long addr;
5384 u8 __iomem *base;
5385 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005386 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005387 u32 phystate_orig = 0, phystate;
5388 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005389 static int printed_version;
5390
5391 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005392 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5393 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005394
5395 dev = alloc_etherdev(sizeof(struct fe_priv));
5396 err = -ENOMEM;
5397 if (!dev)
5398 goto out;
5399
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005400 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005401 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005402 np->pci_dev = pci_dev;
5403 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005404 SET_NETDEV_DEV(dev, &pci_dev->dev);
5405
5406 init_timer(&np->oom_kick);
5407 np->oom_kick.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005408 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005409 init_timer(&np->nic_poll);
5410 np->nic_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005411 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005412 init_timer(&np->stats_poll);
5413 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005414 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005415
5416 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005417 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005418 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005419
5420 pci_set_master(pci_dev);
5421
5422 err = pci_request_regions(pci_dev, DRV_NAME);
5423 if (err < 0)
5424 goto out_disable;
5425
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005426 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005427 np->register_size = NV_PCI_REGSZ_VER3;
5428 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005429 np->register_size = NV_PCI_REGSZ_VER2;
5430 else
5431 np->register_size = NV_PCI_REGSZ_VER1;
5432
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433 err = -EINVAL;
5434 addr = 0;
5435 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Joe Perches6b808582010-11-29 07:41:53 +00005436 netdev_dbg(dev, "%s: resource %d start %p len %lld flags 0x%08lx\n",
5437 pci_name(pci_dev), i,
5438 (void *)(unsigned long)pci_resource_start(pci_dev, i),
5439 (long long)pci_resource_len(pci_dev, i),
5440 pci_resource_flags(pci_dev, i));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005441 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005442 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005443 addr = pci_resource_start(pci_dev, i);
5444 break;
5445 }
5446 }
5447 if (i == DEVICE_COUNT_RESOURCE) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005448 dev_printk(KERN_INFO, &pci_dev->dev,
5449 "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005450 goto out_relreg;
5451 }
5452
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005453 /* copy of driver data */
5454 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005455 /* copy of device id */
5456 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005457
Linus Torvalds1da177e2005-04-16 15:20:36 -07005458 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005459 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5460 /* packet format 3: supports 40-bit addressing */
5461 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005462 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005463 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005464 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005465 dev_printk(KERN_INFO, &pci_dev->dev,
5466 "64-bit DMA failed, using 32-bit addressing\n");
5467 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005468 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005469 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005470 dev_printk(KERN_INFO, &pci_dev->dev,
5471 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005472 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005473 }
Manfred Spraulee733622005-07-31 18:32:26 +02005474 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5475 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005476 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005477 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005478 } else {
5479 /* original packet format */
5480 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005481 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005482 }
Manfred Spraulee733622005-07-31 18:32:26 +02005483
5484 np->pkt_limit = NV_PKTLIMIT_1;
5485 if (id->driver_data & DEV_HAS_LARGEDESC)
5486 np->pkt_limit = NV_PKTLIMIT_2;
5487
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005488 if (id->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04005489 np->rx_csum = 1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005490 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005491 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ayaz Abdullafa454592006-01-05 22:45:45 -08005492 dev->features |= NETIF_F_TSO;
Tom Herbert53f224c2010-05-03 19:08:45 +00005493 dev->features |= NETIF_F_GRO;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005494 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005495
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005496 np->vlanctl_bits = 0;
5497 if (id->driver_data & DEV_HAS_VLAN) {
5498 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5499 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005500 }
5501
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005502 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005503 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5504 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5505 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005506 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005507 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005508
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005509
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005511 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005512 if (!np->base)
5513 goto out_relreg;
5514 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005515
Linus Torvalds1da177e2005-04-16 15:20:36 -07005516 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005517
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005518 np->rx_ring_size = RX_RING_DEFAULT;
5519 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005520
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005521 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005522 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005523 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005524 &np->ring_addr);
5525 if (!np->rx_ring.orig)
5526 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005527 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005528 } else {
5529 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005530 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005531 &np->ring_addr);
5532 if (!np->rx_ring.ex)
5533 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005534 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005535 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005536 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5537 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005538 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005539 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005541 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005542 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005543 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005544 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005545
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005546 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005547 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005548 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5549
5550 pci_set_drvdata(pci_dev, dev);
5551
5552 /* read the mac address */
5553 base = get_hwbase(dev);
5554 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5555 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5556
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005557 /* check the workaround bit for correct mac address order */
5558 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005559 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005560 /* mac address is already in correct order */
5561 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5562 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5563 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5564 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5565 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5566 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005567 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5568 /* mac address is already in correct order */
5569 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5570 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5571 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5572 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5573 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5574 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5575 /*
5576 * Set orig mac address back to the reversed version.
5577 * This flag will be cleared during low power transition.
5578 * Therefore, we should always put back the reversed address.
5579 */
5580 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5581 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5582 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005583 } else {
5584 /* need to reverse mac address to correct order */
5585 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5586 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5587 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5588 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5589 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5590 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005591 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005592 printk(KERN_DEBUG "nv_probe: set workaround bit for reversed mac addr\n");
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005593 }
John W. Linvillec704b852005-09-12 10:48:56 -04005594 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005595
John W. Linvillec704b852005-09-12 10:48:56 -04005596 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597 /*
5598 * Bad mac address. At least one bios sets the mac address
5599 * to 01:23:45:67:89:ab
5600 */
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005601 dev_printk(KERN_ERR, &pci_dev->dev,
Johannes Berge1749612008-10-27 15:59:26 -07005602 "Invalid Mac address detected: %pM\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005603 dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005604 dev_printk(KERN_ERR, &pci_dev->dev,
5605 "Please complain to your hardware vendor. Switching to a random MAC.\n");
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005606 random_ether_addr(dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005607 }
5608
Joe Perches6b808582010-11-29 07:41:53 +00005609 netdev_dbg(dev, "%s: MAC Address %pM\n",
5610 pci_name(pci_dev), dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005611
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005612 /* set mac address */
5613 nv_copy_mac_to_hw(dev);
5614
Tobias Diedrich9a60a822008-06-01 00:54:42 +02005615 /* Workaround current PCI init glitch: wakeup bits aren't
5616 * being set from PCI PM capability.
5617 */
5618 device_init_wakeup(&pci_dev->dev, 1);
5619
Linus Torvalds1da177e2005-04-16 15:20:36 -07005620 /* disable WOL */
5621 writel(0, base + NvRegWakeUpFlags);
5622 np->wolenabled = 0;
5623
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005624 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005625
5626 /* take phy and nic out of low power mode */
5627 powerstate = readl(base + NvRegPowerState2);
5628 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005629 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005630 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005631 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5632 writel(powerstate, base + NvRegPowerState2);
5633 }
5634
Szymon Janc78aea4f2010-11-27 08:39:43 +00005635 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005636 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005637 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005638 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005639
5640 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005641 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005642 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005643
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005644 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5645 /* msix has had reported issues when modifying irqmask
5646 as in the case of napi, therefore, disable for now
5647 */
David S. Miller0a127612010-05-03 23:33:05 -07005648#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005649 np->msi_flags |= NV_MSI_X_CAPABLE;
5650#endif
5651 }
5652
5653 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005654 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005655 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5656 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005657 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5658 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5659 /* start off in throughput mode */
5660 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5661 /* remove support for msix mode */
5662 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5663 } else {
5664 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5665 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5666 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5667 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005668 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005669
Linus Torvalds1da177e2005-04-16 15:20:36 -07005670 if (id->driver_data & DEV_NEED_TIMERIRQ)
5671 np->irqmask |= NVREG_IRQ_TIMER;
5672 if (id->driver_data & DEV_NEED_LINKTIMER) {
Joe Perchesf52dafc2010-11-29 07:41:55 +00005673 netdev_dbg(dev, "%s: link timer on\n", pci_name(pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005674 np->need_linktimer = 1;
5675 np->link_timeout = jiffies + LINK_TIMEOUT;
5676 } else {
Joe Perchesf52dafc2010-11-29 07:41:55 +00005677 netdev_dbg(dev, "%s: link timer off\n", pci_name(pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005678 np->need_linktimer = 0;
5679 }
5680
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005681 /* Limit the number of tx's outstanding for hw bug */
5682 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5683 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005684 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005685 pci_dev->revision >= 0xA2)
5686 np->tx_limit = 0;
5687 }
5688
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005689 /* clear phy state and temporarily halt phy interrupts */
5690 writel(0, base + NvRegMIIMask);
5691 phystate = readl(base + NvRegAdapterControl);
5692 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5693 phystate_orig = 1;
5694 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5695 writel(phystate, base + NvRegAdapterControl);
5696 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005697 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005698
5699 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005700 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005701 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5702 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5703 nv_mgmt_acquire_sema(dev) &&
5704 nv_mgmt_get_version(dev)) {
5705 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005706 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005707 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Joe Perchesf52dafc2010-11-29 07:41:55 +00005708 netdev_dbg(dev, "%s: mgmt unit is running. mac in use %x\n",
5709 pci_name(pci_dev), np->mac_in_use);
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005710 /* management unit setup the phy already? */
5711 if (np->mac_in_use &&
5712 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5713 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5714 /* phy is inited by mgmt unit */
5715 phyinitialized = 1;
Joe Perchesf52dafc2010-11-29 07:41:55 +00005716 netdev_dbg(dev, "%s: Phy already initialized by mgmt unit\n",
5717 pci_name(pci_dev));
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005718 } else {
5719 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005720 }
5721 }
5722 }
5723
Linus Torvalds1da177e2005-04-16 15:20:36 -07005724 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005725 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005726 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005727 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005728
5729 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005730 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005731 spin_unlock_irq(&np->lock);
5732 if (id1 < 0 || id1 == 0xffff)
5733 continue;
5734 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005735 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005736 spin_unlock_irq(&np->lock);
5737 if (id2 < 0 || id2 == 0xffff)
5738 continue;
5739
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005740 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005741 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5742 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Joe Perches6b808582010-11-29 07:41:53 +00005743 netdev_dbg(dev, "%s: %s: Found PHY %04x:%04x at address %d\n",
5744 pci_name(pci_dev), __func__, id1, id2, phyaddr);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005745 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005746 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005747
5748 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5749 if (np->phy_oui == PHY_OUI_REALTEK2)
5750 np->phy_oui = PHY_OUI_REALTEK;
5751 /* Setup phy revision for Realtek */
5752 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5753 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5754
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755 break;
5756 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005757 if (i == 33) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005758 dev_printk(KERN_INFO, &pci_dev->dev,
5759 "open: Could not find a valid PHY.\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005760 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005761 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005762
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005763 if (!phyinitialized) {
5764 /* reset it */
5765 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005766 } else {
5767 /* see if it is a gigabit phy */
5768 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005769 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005770 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005771 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005772
5773 /* set default link speed settings */
5774 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5775 np->duplex = 0;
5776 np->autoneg = 1;
5777
5778 err = register_netdev(dev);
5779 if (err) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005780 dev_printk(KERN_INFO, &pci_dev->dev,
5781 "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005782 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005783 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005784
5785 dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
5786 "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
5787 dev->name,
5788 np->phy_oui,
5789 np->phyaddr,
5790 dev->dev_addr[0],
5791 dev->dev_addr[1],
5792 dev->dev_addr[2],
5793 dev->dev_addr[3],
5794 dev->dev_addr[4],
5795 dev->dev_addr[5]);
5796
5797 dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005798 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5799 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
5800 "csum " : "",
5801 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
5802 "vlan " : "",
5803 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5804 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5805 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5806 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5807 np->need_linktimer ? "lnktim " : "",
5808 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5809 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5810 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811
5812 return 0;
5813
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005814out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005815 if (phystate_orig)
5816 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005817 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005818out_freering:
5819 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820out_unmap:
5821 iounmap(get_hwbase(dev));
5822out_relreg:
5823 pci_release_regions(pci_dev);
5824out_disable:
5825 pci_disable_device(pci_dev);
5826out_free:
5827 free_netdev(dev);
5828out:
5829 return err;
5830}
5831
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005832static void nv_restore_phy(struct net_device *dev)
5833{
5834 struct fe_priv *np = netdev_priv(dev);
5835 u16 phy_reserved, mii_control;
5836
5837 if (np->phy_oui == PHY_OUI_REALTEK &&
5838 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5839 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5840 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5841 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5842 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5843 phy_reserved |= PHY_REALTEK_INIT8;
5844 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5845 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5846
5847 /* restart auto negotiation */
5848 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5849 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5850 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5851 }
5852}
5853
Yinghai Luf55c21f2008-09-13 13:10:31 -07005854static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005855{
5856 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005857 struct fe_priv *np = netdev_priv(dev);
5858 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005860 /* special op: write back the misordered MAC address - otherwise
5861 * the next nv_probe would see a wrong address.
5862 */
5863 writel(np->orig_mac[0], base + NvRegMacAddrA);
5864 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005865 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5866 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005867}
5868
5869static void __devexit nv_remove(struct pci_dev *pci_dev)
5870{
5871 struct net_device *dev = pci_get_drvdata(pci_dev);
5872
5873 unregister_netdev(dev);
5874
5875 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005876
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005877 /* restore any phy related changes */
5878 nv_restore_phy(dev);
5879
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005880 nv_mgmt_release_sema(dev);
5881
Linus Torvalds1da177e2005-04-16 15:20:36 -07005882 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005883 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884 iounmap(get_hwbase(dev));
5885 pci_release_regions(pci_dev);
5886 pci_disable_device(pci_dev);
5887 free_netdev(dev);
5888 pci_set_drvdata(pci_dev, NULL);
5889}
5890
Francois Romieua1893172006-10-10 14:33:27 -07005891#ifdef CONFIG_PM
5892static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
5893{
5894 struct net_device *dev = pci_get_drvdata(pdev);
5895 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005896 u8 __iomem *base = get_hwbase(dev);
5897 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005898
Tobias Diedrich25d90812008-05-18 15:04:29 +02005899 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005900 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02005901 nv_close(dev);
5902 }
Francois Romieua1893172006-10-10 14:33:27 -07005903 netif_device_detach(dev);
5904
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005905 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005906 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005907 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5908
Francois Romieua1893172006-10-10 14:33:27 -07005909 pci_save_state(pdev);
5910 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005911 pci_disable_device(pdev);
Francois Romieua1893172006-10-10 14:33:27 -07005912 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieua1893172006-10-10 14:33:27 -07005913 return 0;
5914}
5915
5916static int nv_resume(struct pci_dev *pdev)
5917{
5918 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005919 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005920 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005921 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005922
Francois Romieua1893172006-10-10 14:33:27 -07005923 pci_set_power_state(pdev, PCI_D0);
5924 pci_restore_state(pdev);
Tobias Diedrich25d90812008-05-18 15:04:29 +02005925 /* ack any pending wake events, disable PME */
Francois Romieua1893172006-10-10 14:33:27 -07005926 pci_enable_wake(pdev, PCI_D0, 0);
5927
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005928 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005929 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005930 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005931
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005932 if (np->driver_data & DEV_NEED_MSI_FIX)
5933 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005934
Ed Swierk35a74332009-04-06 17:49:12 -07005935 /* restore phy state, including autoneg */
5936 phy_init(dev);
5937
Tobias Diedrich25d90812008-05-18 15:04:29 +02005938 netif_device_attach(dev);
5939 if (netif_running(dev)) {
5940 rc = nv_open(dev);
5941 nv_set_multicast(dev);
5942 }
Francois Romieua1893172006-10-10 14:33:27 -07005943 return rc;
5944}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005945
5946static void nv_shutdown(struct pci_dev *pdev)
5947{
5948 struct net_device *dev = pci_get_drvdata(pdev);
5949 struct fe_priv *np = netdev_priv(dev);
5950
5951 if (netif_running(dev))
5952 nv_close(dev);
5953
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005954 /*
5955 * Restore the MAC so a kernel started by kexec won't get confused.
5956 * If we really go for poweroff, we must not restore the MAC,
5957 * otherwise the MAC for WOL will be reversed at least on some boards.
5958 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005959 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005960 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005961
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005962 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005963 /*
5964 * Apparently it is not possible to reinitialise from D3 hot,
5965 * only put the device into D3 if we really go for poweroff.
5966 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005967 if (system_state == SYSTEM_POWER_OFF) {
5968 if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
5969 pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
5970 pci_set_power_state(pdev, PCI_D3hot);
5971 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005972}
Francois Romieua1893172006-10-10 14:33:27 -07005973#else
5974#define nv_suspend NULL
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005975#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07005976#define nv_resume NULL
5977#endif /* CONFIG_PM */
5978
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00005979static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005980 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005981 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005982 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005983 },
5984 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005985 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005986 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987 },
5988 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005989 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005990 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005991 },
5992 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005993 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005994 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005995 },
5996 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005997 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005998 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005999 },
6000 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006001 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006002 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006003 },
6004 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006005 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006006 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006007 },
6008 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006009 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006010 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006011 },
6012 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006013 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006014 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006015 },
6016 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006017 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006018 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006019 },
6020 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006021 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006022 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006023 },
6024 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006025 PCI_DEVICE(0x10DE, 0x0268),
6026 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006027 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006028 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006029 PCI_DEVICE(0x10DE, 0x0269),
6030 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006031 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006032 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006033 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006034 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006035 },
6036 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006037 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006038 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006039 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006040 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006041 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006042 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006043 },
6044 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006045 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006046 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006047 },
6048 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006049 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006050 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006051 },
6052 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006053 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006054 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006055 },
6056 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006057 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006058 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006059 },
6060 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006061 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006062 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006063 },
6064 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006065 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006066 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006067 },
6068 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006069 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006070 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006071 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006072 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006073 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006074 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006075 },
6076 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006077 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006078 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006079 },
6080 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006081 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006082 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006083 },
6084 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006085 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006086 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006087 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006088 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006089 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006090 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006091 },
6092 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006093 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006094 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006095 },
6096 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006097 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006098 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006099 },
6100 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006101 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006102 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006103 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006104 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006105 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006106 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006107 },
6108 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006109 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006110 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006111 },
6112 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006113 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006114 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006115 },
6116 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006117 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006118 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006119 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006120 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006121 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006122 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006123 },
6124 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006125 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006126 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006127 },
6128 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006129 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006130 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006131 },
6132 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006133 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006134 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006135 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006136 { /* MCP89 Ethernet Controller */
6137 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006138 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006139 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006140 {0,},
6141};
6142
6143static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006144 .name = DRV_NAME,
6145 .id_table = pci_tbl,
6146 .probe = nv_probe,
6147 .remove = __devexit_p(nv_remove),
6148 .suspend = nv_suspend,
6149 .resume = nv_resume,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006150 .shutdown = nv_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006151};
6152
Linus Torvalds1da177e2005-04-16 15:20:36 -07006153static int __init init_nic(void)
6154{
Jeff Garzik29917622006-08-19 17:48:59 -04006155 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006156}
6157
6158static void __exit exit_nic(void)
6159{
6160 pci_unregister_driver(&driver);
6161}
6162
6163module_param(max_interrupt_work, int, 0);
6164MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006165module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006166MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006167module_param(poll_interval, int, 0);
6168MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006169module_param(msi, int, 0);
6170MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6171module_param(msix, int, 0);
6172MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6173module_param(dma_64bit, int, 0);
6174MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006175module_param(phy_cross, int, 0);
6176MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006177module_param(phy_power_down, int, 0);
6178MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006179
6180MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6181MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6182MODULE_LICENSE("GPL");
6183
6184MODULE_DEVICE_TABLE(pci, pci_tbl);
6185
6186module_init(init_nic);
6187module_exit(exit_nic);