blob: f3fdd6afa2137c8bb85e088d40e1e6217bf6334d [file] [log] [blame]
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001/*
2 * GPMC support functions
3 *
4 * Copyright (C) 2005-2006 Nokia Corporation
5 *
6 * Author: Juha Yrjola
7 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07008 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
10 *
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030015#undef DEBUG
16
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053017#include <linux/irq.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070018#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/err.h>
21#include <linux/clk.h>
Imre Deakf37e4582006-09-25 12:41:33 +030022#include <linux/ioport.h>
23#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030025#include <linux/module.h>
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053026#include <linux/interrupt.h>
Afzal Mohammedda496872012-09-23 17:28:25 -060027#include <linux/platform_device.h>
Daniel Mackbc6b1e72012-12-14 11:36:44 +010028#include <linux/of.h>
Jon Huntercdd69282013-02-08 16:46:13 -060029#include <linux/of_address.h>
Daniel Mackbc6b1e72012-12-14 11:36:44 +010030#include <linux/of_mtd.h>
31#include <linux/of_device.h>
32#include <linux/mtd/nand.h>
avinash philipb3f55252013-06-12 16:30:56 +053033#include <linux/pm_runtime.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070034
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053035#include <linux/platform_data/mtd-nand-omap2.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070036
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070037#include <asm/mach-types.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070038
Tony Lindgrendbc04162012-08-31 10:59:07 -070039#include "soc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070040#include "common.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070041#include "omap_device.h"
Afzal Mohammed3ef5d002012-10-05 10:37:27 +053042#include "gpmc.h"
Daniel Mackbc6b1e72012-12-14 11:36:44 +010043#include "gpmc-nand.h"
Ezequiel Garcia75d36252013-01-25 09:23:11 -030044#include "gpmc-onenand.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070045
Afzal Mohammed4be48fd2012-09-23 17:28:24 -060046#define DEVICE_NAME "omap-gpmc"
47
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030048/* GPMC register offsets */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070049#define GPMC_REVISION 0x00
50#define GPMC_SYSCONFIG 0x10
51#define GPMC_SYSSTATUS 0x14
52#define GPMC_IRQSTATUS 0x18
53#define GPMC_IRQENABLE 0x1c
54#define GPMC_TIMEOUT_CONTROL 0x40
55#define GPMC_ERR_ADDRESS 0x44
56#define GPMC_ERR_TYPE 0x48
57#define GPMC_CONFIG 0x50
58#define GPMC_STATUS 0x54
59#define GPMC_PREFETCH_CONFIG1 0x1e0
60#define GPMC_PREFETCH_CONFIG2 0x1e4
Thara Gopinath15e02a32008-04-28 16:55:01 +053061#define GPMC_PREFETCH_CONTROL 0x1ec
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070062#define GPMC_PREFETCH_STATUS 0x1f0
63#define GPMC_ECC_CONFIG 0x1f4
64#define GPMC_ECC_CONTROL 0x1f8
65#define GPMC_ECC_SIZE_CONFIG 0x1fc
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000066#define GPMC_ECC1_RESULT 0x200
Ivan Djelic8d602cf2012-04-26 14:17:49 +020067#define GPMC_ECC_BCH_RESULT_0 0x240 /* not available on OMAP2 */
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +053068#define GPMC_ECC_BCH_RESULT_1 0x244 /* not available on OMAP2 */
69#define GPMC_ECC_BCH_RESULT_2 0x248 /* not available on OMAP2 */
70#define GPMC_ECC_BCH_RESULT_3 0x24c /* not available on OMAP2 */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070071
Yegor Yefremov2c65e742012-05-09 08:32:49 -070072/* GPMC ECC control settings */
73#define GPMC_ECC_CTRL_ECCCLEAR 0x100
74#define GPMC_ECC_CTRL_ECCDISABLE 0x000
75#define GPMC_ECC_CTRL_ECCREG1 0x001
76#define GPMC_ECC_CTRL_ECCREG2 0x002
77#define GPMC_ECC_CTRL_ECCREG3 0x003
78#define GPMC_ECC_CTRL_ECCREG4 0x004
79#define GPMC_ECC_CTRL_ECCREG5 0x005
80#define GPMC_ECC_CTRL_ECCREG6 0x006
81#define GPMC_ECC_CTRL_ECCREG7 0x007
82#define GPMC_ECC_CTRL_ECCREG8 0x008
83#define GPMC_ECC_CTRL_ECCREG9 0x009
84
Afzal Mohammed559d94b2012-05-28 17:51:37 +053085#define GPMC_CONFIG2_CSEXTRADELAY BIT(7)
86#define GPMC_CONFIG3_ADVEXTRADELAY BIT(7)
87#define GPMC_CONFIG4_OEEXTRADELAY BIT(7)
88#define GPMC_CONFIG4_WEEXTRADELAY BIT(23)
89#define GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN BIT(6)
90#define GPMC_CONFIG6_CYCLE2CYCLESAMECSEN BIT(7)
91
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000092#define GPMC_CS0_OFFSET 0x60
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070093#define GPMC_CS_SIZE 0x30
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +053094#define GPMC_BCH_SIZE 0x10
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070095
Imre Deakf37e4582006-09-25 12:41:33 +030096#define GPMC_MEM_END 0x3FFFFFFF
Imre Deakf37e4582006-09-25 12:41:33 +030097
98#define GPMC_CHUNK_SHIFT 24 /* 16 MB */
99#define GPMC_SECTION_SHIFT 28 /* 128 MB */
100
vimal singh59e9c5a2009-07-13 16:26:24 +0530101#define CS_NUM_SHIFT 24
102#define ENABLE_PREFETCH (0x1 << 7)
103#define DMA_MPU_MODE 2
104
Afzal Mohammedda496872012-09-23 17:28:25 -0600105#define GPMC_REVISION_MAJOR(l) ((l >> 4) & 0xf)
106#define GPMC_REVISION_MINOR(l) (l & 0xf)
107
108#define GPMC_HAS_WR_ACCESS 0x1
109#define GPMC_HAS_WR_DATA_MUX_BUS 0x2
Jon Hunteraa8d4762013-02-21 15:25:23 -0600110#define GPMC_HAS_MUX_AAD 0x4
Afzal Mohammedda496872012-09-23 17:28:25 -0600111
Jon Hunter9f833152013-02-20 15:53:38 -0600112#define GPMC_NR_WAITPINS 4
113
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700114/* XXX: Only NAND irq has been considered,currently these are the only ones used
115 */
116#define GPMC_NR_IRQ 2
117
118struct gpmc_client_irq {
119 unsigned irq;
120 u32 bitmask;
121};
122
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530123/* Structure to save gpmc cs context */
124struct gpmc_cs_config {
125 u32 config1;
126 u32 config2;
127 u32 config3;
128 u32 config4;
129 u32 config5;
130 u32 config6;
131 u32 config7;
132 int is_valid;
133};
134
135/*
136 * Structure to save/restore gpmc context
137 * to support core off on OMAP3
138 */
139struct omap3_gpmc_regs {
140 u32 sysconfig;
141 u32 irqenable;
142 u32 timeout_ctrl;
143 u32 config;
144 u32 prefetch_config1;
145 u32 prefetch_config2;
146 u32 prefetch_control;
147 struct gpmc_cs_config cs_context[GPMC_CS_NUM];
148};
149
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700150static struct gpmc_client_irq gpmc_client_irq[GPMC_NR_IRQ];
151static struct irq_chip gpmc_irq_chip;
152static unsigned gpmc_irq_start;
153
Imre Deakf37e4582006-09-25 12:41:33 +0300154static struct resource gpmc_mem_root;
155static struct resource gpmc_cs_mem[GPMC_CS_NUM];
Thomas Gleixner87b247c2007-05-10 22:33:04 -0700156static DEFINE_SPINLOCK(gpmc_mem_lock);
Jon Hunter6797b4f2013-02-01 10:38:45 -0600157/* Define chip-selects as reserved by default until probe completes */
158static unsigned int gpmc_cs_map = ((1 << GPMC_CS_NUM) - 1);
Gupta Pekonf34f3712013-05-31 17:31:30 +0530159static unsigned int gpmc_cs_num = GPMC_CS_NUM;
Jon Hunter9f833152013-02-20 15:53:38 -0600160static unsigned int gpmc_nr_waitpins;
Afzal Mohammedda496872012-09-23 17:28:25 -0600161static struct device *gpmc_dev;
162static int gpmc_irq;
163static resource_size_t phys_base, mem_size;
164static unsigned gpmc_capability;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300165static void __iomem *gpmc_base;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700166
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300167static struct clk *gpmc_l3_clk;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700168
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530169static irqreturn_t gpmc_handle_irq(int irq, void *dev);
170
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700171static void gpmc_write_reg(int idx, u32 val)
172{
173 __raw_writel(val, gpmc_base + idx);
174}
175
176static u32 gpmc_read_reg(int idx)
177{
178 return __raw_readl(gpmc_base + idx);
179}
180
181void gpmc_cs_write_reg(int cs, int idx, u32 val)
182{
183 void __iomem *reg_addr;
184
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000185 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700186 __raw_writel(val, reg_addr);
187}
188
Ezequiel Garcia3fc089e2013-02-12 16:22:17 -0300189static u32 gpmc_cs_read_reg(int cs, int idx)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700190{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300191 void __iomem *reg_addr;
192
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000193 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300194 return __raw_readl(reg_addr);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700195}
196
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300197/* TODO: Add support for gpmc_fck to clock framework and use it */
Ezequiel Garcia3fc089e2013-02-12 16:22:17 -0300198static unsigned long gpmc_get_fclk_period(void)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700199{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300200 unsigned long rate = clk_get_rate(gpmc_l3_clk);
201
202 if (rate == 0) {
203 printk(KERN_WARNING "gpmc_l3_clk not enabled\n");
204 return 0;
205 }
206
207 rate /= 1000;
208 rate = 1000000000 / rate; /* In picoseconds */
209
210 return rate;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700211}
212
Ezequiel Garcia3fc089e2013-02-12 16:22:17 -0300213static unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700214{
215 unsigned long tick_ps;
216
217 /* Calculate in picosecs to yield more exact results */
218 tick_ps = gpmc_get_fclk_period();
219
220 return (time_ns * 1000 + tick_ps - 1) / tick_ps;
221}
222
Ezequiel Garcia3fc089e2013-02-12 16:22:17 -0300223static unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
Adrian Huntera3551f52010-12-09 10:48:27 +0200224{
225 unsigned long tick_ps;
226
227 /* Calculate in picosecs to yield more exact results */
228 tick_ps = gpmc_get_fclk_period();
229
230 return (time_ps + tick_ps - 1) / tick_ps;
231}
232
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300233unsigned int gpmc_ticks_to_ns(unsigned int ticks)
234{
235 return ticks * gpmc_get_fclk_period() / 1000;
236}
237
Afzal Mohammed246da262012-08-02 20:02:10 +0530238static unsigned int gpmc_ticks_to_ps(unsigned int ticks)
239{
240 return ticks * gpmc_get_fclk_period();
241}
242
243static unsigned int gpmc_round_ps_to_ticks(unsigned int time_ps)
244{
245 unsigned long ticks = gpmc_ps_to_ticks(time_ps);
246
247 return ticks * gpmc_get_fclk_period();
248}
249
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530250static inline void gpmc_cs_modify_reg(int cs, int reg, u32 mask, bool value)
251{
252 u32 l;
253
254 l = gpmc_cs_read_reg(cs, reg);
255 if (value)
256 l |= mask;
257 else
258 l &= ~mask;
259 gpmc_cs_write_reg(cs, reg, l);
260}
261
262static void gpmc_cs_bool_timings(int cs, const struct gpmc_bool_timings *p)
263{
264 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG1,
265 GPMC_CONFIG1_TIME_PARA_GRAN,
266 p->time_para_granularity);
267 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG2,
268 GPMC_CONFIG2_CSEXTRADELAY, p->cs_extra_delay);
269 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG3,
270 GPMC_CONFIG3_ADVEXTRADELAY, p->adv_extra_delay);
271 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
272 GPMC_CONFIG4_OEEXTRADELAY, p->oe_extra_delay);
273 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
274 GPMC_CONFIG4_OEEXTRADELAY, p->we_extra_delay);
275 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
276 GPMC_CONFIG6_CYCLE2CYCLESAMECSEN,
277 p->cycle2cyclesamecsen);
278 gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
279 GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN,
280 p->cycle2cyclediffcsen);
281}
282
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700283#ifdef DEBUG
284static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
Juha Yrjola2aab6462006-06-26 16:16:21 -0700285 int time, const char *name)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700286#else
287static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
288 int time)
289#endif
290{
291 u32 l;
292 int ticks, mask, nr_bits;
293
294 if (time == 0)
295 ticks = 0;
296 else
297 ticks = gpmc_ns_to_ticks(time);
298 nr_bits = end_bit - st_bit + 1;
David Brownell1c22cc12006-12-06 17:13:55 -0800299 if (ticks >= 1 << nr_bits) {
300#ifdef DEBUG
301 printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
302 cs, name, time, ticks, 1 << nr_bits);
303#endif
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700304 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800305 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700306
307 mask = (1 << nr_bits) - 1;
308 l = gpmc_cs_read_reg(cs, reg);
309#ifdef DEBUG
David Brownell1c22cc12006-12-06 17:13:55 -0800310 printk(KERN_INFO
311 "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
Juha Yrjola2aab6462006-06-26 16:16:21 -0700312 cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
David Brownell1c22cc12006-12-06 17:13:55 -0800313 (l >> st_bit) & mask, time);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700314#endif
315 l &= ~(mask << st_bit);
316 l |= ticks << st_bit;
317 gpmc_cs_write_reg(cs, reg, l);
318
319 return 0;
320}
321
322#ifdef DEBUG
323#define GPMC_SET_ONE(reg, st, end, field) \
324 if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
325 t->field, #field) < 0) \
326 return -1
327#else
328#define GPMC_SET_ONE(reg, st, end, field) \
329 if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
330 return -1
331#endif
332
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530333int gpmc_calc_divider(unsigned int sync_clk)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700334{
335 int div;
336 u32 l;
337
Adrian Huntera3551f52010-12-09 10:48:27 +0200338 l = sync_clk + (gpmc_get_fclk_period() - 1);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700339 div = l / gpmc_get_fclk_period();
340 if (div > 4)
341 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800342 if (div <= 0)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700343 div = 1;
344
345 return div;
346}
347
348int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
349{
350 int div;
351 u32 l;
352
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530353 div = gpmc_calc_divider(t->sync_clk);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700354 if (div < 0)
Paul Walmsleya032d332012-08-03 09:21:10 -0600355 return div;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700356
357 GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
358 GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
359 GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
360
361 GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
362 GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
363 GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
364
365 GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
366 GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
367 GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
368 GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
369
370 GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
371 GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
372 GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
373
374 GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
375
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530376 GPMC_SET_ONE(GPMC_CS_CONFIG6, 0, 3, bus_turnaround);
377 GPMC_SET_ONE(GPMC_CS_CONFIG6, 8, 11, cycle2cycle_delay);
378
379 GPMC_SET_ONE(GPMC_CS_CONFIG1, 18, 19, wait_monitoring);
380 GPMC_SET_ONE(GPMC_CS_CONFIG1, 25, 26, clk_activation);
381
Afzal Mohammedda496872012-09-23 17:28:25 -0600382 if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300383 GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
Afzal Mohammedda496872012-09-23 17:28:25 -0600384 if (gpmc_capability & GPMC_HAS_WR_ACCESS)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300385 GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300386
David Brownell1c22cc12006-12-06 17:13:55 -0800387 /* caller is expected to have initialized CONFIG1 to cover
388 * at least sync vs async
389 */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700390 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
David Brownell1c22cc12006-12-06 17:13:55 -0800391 if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
392#ifdef DEBUG
393 printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
394 cs, (div * gpmc_get_fclk_period()) / 1000, div);
395#endif
396 l &= ~0x03;
397 l |= (div - 1);
398 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
399 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700400
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530401 gpmc_cs_bool_timings(cs, &t->bool_timings);
402
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700403 return 0;
404}
405
Jon Hunterc71f8e92013-03-06 12:00:10 -0600406static int gpmc_cs_enable_mem(int cs, u32 base, u32 size)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700407{
Imre Deakf37e4582006-09-25 12:41:33 +0300408 u32 l;
409 u32 mask;
410
Jon Hunterc71f8e92013-03-06 12:00:10 -0600411 /*
412 * Ensure that base address is aligned on a
413 * boundary equal to or greater than size.
414 */
415 if (base & (size - 1))
416 return -EINVAL;
417
Imre Deakf37e4582006-09-25 12:41:33 +0300418 mask = (1 << GPMC_SECTION_SHIFT) - size;
419 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
420 l &= ~0x3f;
421 l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
422 l &= ~(0x0f << 8);
423 l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530424 l |= GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300425 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
Jon Hunterc71f8e92013-03-06 12:00:10 -0600426
427 return 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300428}
429
430static void gpmc_cs_disable_mem(int cs)
431{
432 u32 l;
433
434 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530435 l &= ~GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300436 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
437}
438
439static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
440{
441 u32 l;
442 u32 mask;
443
444 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
445 *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
446 mask = (l >> 8) & 0x0f;
447 *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
448}
449
450static int gpmc_cs_mem_enabled(int cs)
451{
452 u32 l;
453
454 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530455 return l & GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300456}
457
Ezequiel Garciaf5d8eda2013-02-12 16:22:24 -0300458static void gpmc_cs_set_reserved(int cs, int reserved)
Imre Deakf37e4582006-09-25 12:41:33 +0300459{
460 gpmc_cs_map &= ~(1 << cs);
461 gpmc_cs_map |= (reserved ? 1 : 0) << cs;
462}
463
Ezequiel Garciaae9d9082013-02-12 16:22:19 -0300464static bool gpmc_cs_reserved(int cs)
Imre Deakf37e4582006-09-25 12:41:33 +0300465{
466 return gpmc_cs_map & (1 << cs);
467}
468
469static unsigned long gpmc_mem_align(unsigned long size)
470{
471 int order;
472
473 size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
474 order = GPMC_CHUNK_SHIFT - 1;
475 do {
476 size >>= 1;
477 order++;
478 } while (size);
479 size = 1 << order;
480 return size;
481}
482
483static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
484{
485 struct resource *res = &gpmc_cs_mem[cs];
486 int r;
487
488 size = gpmc_mem_align(size);
489 spin_lock(&gpmc_mem_lock);
490 res->start = base;
491 res->end = base + size - 1;
492 r = request_resource(&gpmc_mem_root, res);
493 spin_unlock(&gpmc_mem_lock);
494
495 return r;
496}
497
Afzal Mohammedda496872012-09-23 17:28:25 -0600498static int gpmc_cs_delete_mem(int cs)
499{
500 struct resource *res = &gpmc_cs_mem[cs];
501 int r;
502
503 spin_lock(&gpmc_mem_lock);
504 r = release_resource(&gpmc_cs_mem[cs]);
505 res->start = 0;
506 res->end = 0;
507 spin_unlock(&gpmc_mem_lock);
508
509 return r;
510}
511
Jon Huntercdd69282013-02-08 16:46:13 -0600512/**
513 * gpmc_cs_remap - remaps a chip-select physical base address
514 * @cs: chip-select to remap
515 * @base: physical base address to re-map chip-select to
516 *
517 * Re-maps a chip-select to a new physical base address specified by
518 * "base". Returns 0 on success and appropriate negative error code
519 * on failure.
520 */
521static int gpmc_cs_remap(int cs, u32 base)
522{
523 int ret;
524 u32 old_base, size;
525
Gupta Pekonf34f3712013-05-31 17:31:30 +0530526 if (cs > gpmc_cs_num) {
527 pr_err("%s: requested chip-select is disabled\n", __func__);
Jon Huntercdd69282013-02-08 16:46:13 -0600528 return -ENODEV;
Gupta Pekonf34f3712013-05-31 17:31:30 +0530529 }
Jon Huntercdd69282013-02-08 16:46:13 -0600530 gpmc_cs_get_memconf(cs, &old_base, &size);
531 if (base == old_base)
532 return 0;
533 gpmc_cs_disable_mem(cs);
534 ret = gpmc_cs_delete_mem(cs);
535 if (ret < 0)
536 return ret;
537 ret = gpmc_cs_insert_mem(cs, base, size);
538 if (ret < 0)
539 return ret;
Jon Hunterc71f8e92013-03-06 12:00:10 -0600540 ret = gpmc_cs_enable_mem(cs, base, size);
541 if (ret < 0)
542 return ret;
Jon Huntercdd69282013-02-08 16:46:13 -0600543
544 return 0;
545}
546
Imre Deakf37e4582006-09-25 12:41:33 +0300547int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
548{
549 struct resource *res = &gpmc_cs_mem[cs];
550 int r = -1;
551
Gupta Pekonf34f3712013-05-31 17:31:30 +0530552 if (cs > gpmc_cs_num) {
553 pr_err("%s: requested chip-select is disabled\n", __func__);
Imre Deakf37e4582006-09-25 12:41:33 +0300554 return -ENODEV;
Gupta Pekonf34f3712013-05-31 17:31:30 +0530555 }
Imre Deakf37e4582006-09-25 12:41:33 +0300556 size = gpmc_mem_align(size);
557 if (size > (1 << GPMC_SECTION_SHIFT))
558 return -ENOMEM;
559
560 spin_lock(&gpmc_mem_lock);
561 if (gpmc_cs_reserved(cs)) {
562 r = -EBUSY;
563 goto out;
564 }
565 if (gpmc_cs_mem_enabled(cs))
566 r = adjust_resource(res, res->start & ~(size - 1), size);
567 if (r < 0)
568 r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
569 size, NULL, NULL);
570 if (r < 0)
571 goto out;
572
Jon Hunterc71f8e92013-03-06 12:00:10 -0600573 r = gpmc_cs_enable_mem(cs, res->start, resource_size(res));
574 if (r < 0) {
575 release_resource(res);
576 goto out;
577 }
578
Imre Deakf37e4582006-09-25 12:41:33 +0300579 *base = res->start;
580 gpmc_cs_set_reserved(cs, 1);
581out:
582 spin_unlock(&gpmc_mem_lock);
583 return r;
584}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300585EXPORT_SYMBOL(gpmc_cs_request);
Imre Deakf37e4582006-09-25 12:41:33 +0300586
587void gpmc_cs_free(int cs)
588{
589 spin_lock(&gpmc_mem_lock);
Gupta Pekonf34f3712013-05-31 17:31:30 +0530590 if (cs >= gpmc_cs_num || cs < 0 || !gpmc_cs_reserved(cs)) {
Imre Deakf37e4582006-09-25 12:41:33 +0300591 printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
592 BUG();
593 spin_unlock(&gpmc_mem_lock);
594 return;
595 }
596 gpmc_cs_disable_mem(cs);
597 release_resource(&gpmc_cs_mem[cs]);
598 gpmc_cs_set_reserved(cs, 0);
599 spin_unlock(&gpmc_mem_lock);
600}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300601EXPORT_SYMBOL(gpmc_cs_free);
Imre Deakf37e4582006-09-25 12:41:33 +0300602
vimal singh59e9c5a2009-07-13 16:26:24 +0530603/**
Jon Hunter3a544352013-02-21 13:00:21 -0600604 * gpmc_configure - write request to configure gpmc
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000605 * @cmd: command type
606 * @wval: value to write
607 * @return status of the operation
608 */
Jon Hunter3a544352013-02-21 13:00:21 -0600609int gpmc_configure(int cmd, int wval)
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000610{
Jon Hunter3a544352013-02-21 13:00:21 -0600611 u32 regval;
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000612
613 switch (cmd) {
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530614 case GPMC_ENABLE_IRQ:
615 gpmc_write_reg(GPMC_IRQENABLE, wval);
616 break;
617
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000618 case GPMC_SET_IRQ_STATUS:
619 gpmc_write_reg(GPMC_IRQSTATUS, wval);
620 break;
621
622 case GPMC_CONFIG_WP:
623 regval = gpmc_read_reg(GPMC_CONFIG);
624 if (wval)
625 regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
626 else
627 regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
628 gpmc_write_reg(GPMC_CONFIG, regval);
629 break;
630
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000631 default:
Jon Hunter3a544352013-02-21 13:00:21 -0600632 pr_err("%s: command not supported\n", __func__);
633 return -EINVAL;
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000634 }
635
Jon Hunter3a544352013-02-21 13:00:21 -0600636 return 0;
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000637}
Jon Hunter3a544352013-02-21 13:00:21 -0600638EXPORT_SYMBOL(gpmc_configure);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000639
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700640void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs)
641{
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +0530642 int i;
643
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700644 reg->gpmc_status = gpmc_base + GPMC_STATUS;
645 reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
646 GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
647 reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
648 GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
649 reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
650 GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
651 reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
652 reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
653 reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
654 reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
655 reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
656 reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
657 reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
658 reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +0530659
660 for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
661 reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
662 GPMC_BCH_SIZE * i;
663 reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
664 GPMC_BCH_SIZE * i;
665 reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
666 GPMC_BCH_SIZE * i;
667 reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
668 GPMC_BCH_SIZE * i;
669 }
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700670}
671
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700672int gpmc_get_client_irq(unsigned irq_config)
673{
674 int i;
675
676 if (hweight32(irq_config) > 1)
677 return 0;
678
679 for (i = 0; i < GPMC_NR_IRQ; i++)
680 if (gpmc_client_irq[i].bitmask & irq_config)
681 return gpmc_client_irq[i].irq;
682
683 return 0;
684}
685
686static int gpmc_irq_endis(unsigned irq, bool endis)
687{
688 int i;
689 u32 regval;
690
691 for (i = 0; i < GPMC_NR_IRQ; i++)
692 if (irq == gpmc_client_irq[i].irq) {
693 regval = gpmc_read_reg(GPMC_IRQENABLE);
694 if (endis)
695 regval |= gpmc_client_irq[i].bitmask;
696 else
697 regval &= ~gpmc_client_irq[i].bitmask;
698 gpmc_write_reg(GPMC_IRQENABLE, regval);
699 break;
700 }
701
702 return 0;
703}
704
705static void gpmc_irq_disable(struct irq_data *p)
706{
707 gpmc_irq_endis(p->irq, false);
708}
709
710static void gpmc_irq_enable(struct irq_data *p)
711{
712 gpmc_irq_endis(p->irq, true);
713}
714
715static void gpmc_irq_noop(struct irq_data *data) { }
716
717static unsigned int gpmc_irq_noop_ret(struct irq_data *data) { return 0; }
718
Afzal Mohammedda496872012-09-23 17:28:25 -0600719static int gpmc_setup_irq(void)
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700720{
721 int i;
722 u32 regval;
723
724 if (!gpmc_irq)
725 return -EINVAL;
726
727 gpmc_irq_start = irq_alloc_descs(-1, 0, GPMC_NR_IRQ, 0);
Russell King71856842013-03-13 20:44:21 +0000728 if (gpmc_irq_start < 0) {
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700729 pr_err("irq_alloc_descs failed\n");
730 return gpmc_irq_start;
731 }
732
733 gpmc_irq_chip.name = "gpmc";
734 gpmc_irq_chip.irq_startup = gpmc_irq_noop_ret;
735 gpmc_irq_chip.irq_enable = gpmc_irq_enable;
736 gpmc_irq_chip.irq_disable = gpmc_irq_disable;
737 gpmc_irq_chip.irq_shutdown = gpmc_irq_noop;
738 gpmc_irq_chip.irq_ack = gpmc_irq_noop;
739 gpmc_irq_chip.irq_mask = gpmc_irq_noop;
740 gpmc_irq_chip.irq_unmask = gpmc_irq_noop;
741
742 gpmc_client_irq[0].bitmask = GPMC_IRQ_FIFOEVENTENABLE;
743 gpmc_client_irq[1].bitmask = GPMC_IRQ_COUNT_EVENT;
744
745 for (i = 0; i < GPMC_NR_IRQ; i++) {
746 gpmc_client_irq[i].irq = gpmc_irq_start + i;
747 irq_set_chip_and_handler(gpmc_client_irq[i].irq,
748 &gpmc_irq_chip, handle_simple_irq);
749 set_irq_flags(gpmc_client_irq[i].irq,
750 IRQF_VALID | IRQF_NOAUTOEN);
751 }
752
753 /* Disable interrupts */
754 gpmc_write_reg(GPMC_IRQENABLE, 0);
755
756 /* clear interrupts */
757 regval = gpmc_read_reg(GPMC_IRQSTATUS);
758 gpmc_write_reg(GPMC_IRQSTATUS, regval);
759
760 return request_irq(gpmc_irq, gpmc_handle_irq, 0, "gpmc", NULL);
761}
762
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800763static int gpmc_free_irq(void)
Afzal Mohammedda496872012-09-23 17:28:25 -0600764{
765 int i;
766
767 if (gpmc_irq)
768 free_irq(gpmc_irq, NULL);
769
770 for (i = 0; i < GPMC_NR_IRQ; i++) {
771 irq_set_handler(gpmc_client_irq[i].irq, NULL);
772 irq_set_chip(gpmc_client_irq[i].irq, &no_irq_chip);
773 irq_modify_status(gpmc_client_irq[i].irq, 0, 0);
774 }
775
776 irq_free_descs(gpmc_irq_start, GPMC_NR_IRQ);
777
778 return 0;
779}
780
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800781static void gpmc_mem_exit(void)
Afzal Mohammedda496872012-09-23 17:28:25 -0600782{
783 int cs;
784
Gupta Pekonf34f3712013-05-31 17:31:30 +0530785 for (cs = 0; cs < gpmc_cs_num; cs++) {
Afzal Mohammedda496872012-09-23 17:28:25 -0600786 if (!gpmc_cs_mem_enabled(cs))
787 continue;
788 gpmc_cs_delete_mem(cs);
789 }
790
791}
792
Jon Hunter84b00f02013-03-06 14:36:47 -0600793static void gpmc_mem_init(void)
Imre Deakf37e4582006-09-25 12:41:33 +0300794{
Jon Hunter84b00f02013-03-06 14:36:47 -0600795 int cs;
Imre Deakf37e4582006-09-25 12:41:33 +0300796
Jon Hunterbf234392013-03-06 14:12:59 -0600797 /*
798 * The first 1MB of GPMC address space is typically mapped to
799 * the internal ROM. Never allocate the first page, to
800 * facilitate bug detection; even if we didn't boot from ROM.
Kyungmin Park7f245162006-12-29 16:48:51 -0800801 */
Jon Hunterbf234392013-03-06 14:12:59 -0600802 gpmc_mem_root.start = SZ_1M;
Imre Deakf37e4582006-09-25 12:41:33 +0300803 gpmc_mem_root.end = GPMC_MEM_END;
804
805 /* Reserve all regions that has been set up by bootloader */
Gupta Pekonf34f3712013-05-31 17:31:30 +0530806 for (cs = 0; cs < gpmc_cs_num; cs++) {
Imre Deakf37e4582006-09-25 12:41:33 +0300807 u32 base, size;
808
809 if (!gpmc_cs_mem_enabled(cs))
810 continue;
811 gpmc_cs_get_memconf(cs, &base, &size);
Jon Hunter84b00f02013-03-06 14:36:47 -0600812 if (gpmc_cs_insert_mem(cs, base, size)) {
813 pr_warn("%s: disabling cs %d mapped at 0x%x-0x%x\n",
814 __func__, cs, base, base + size);
815 gpmc_cs_disable_mem(cs);
Jon Hunter81190242012-10-17 09:41:25 -0500816 }
Imre Deakf37e4582006-09-25 12:41:33 +0300817 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700818}
819
Afzal Mohammed246da262012-08-02 20:02:10 +0530820static u32 gpmc_round_ps_to_sync_clk(u32 time_ps, u32 sync_clk)
821{
822 u32 temp;
823 int div;
824
825 div = gpmc_calc_divider(sync_clk);
826 temp = gpmc_ps_to_ticks(time_ps);
827 temp = (temp + div - 1) / div;
828 return gpmc_ticks_to_ps(temp * div);
829}
830
831/* XXX: can the cycles be avoided ? */
832static int gpmc_calc_sync_read_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -0600833 struct gpmc_device_timings *dev_t,
834 bool mux)
Afzal Mohammed246da262012-08-02 20:02:10 +0530835{
Afzal Mohammed246da262012-08-02 20:02:10 +0530836 u32 temp;
837
838 /* adv_rd_off */
839 temp = dev_t->t_avdp_r;
840 /* XXX: mux check required ? */
841 if (mux) {
842 /* XXX: t_avdp not to be required for sync, only added for tusb
843 * this indirectly necessitates requirement of t_avdp_r and
844 * t_avdp_w instead of having a single t_avdp
845 */
846 temp = max_t(u32, temp, gpmc_t->clk_activation + dev_t->t_avdh);
847 temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
848 }
849 gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
850
851 /* oe_on */
852 temp = dev_t->t_oeasu; /* XXX: remove this ? */
853 if (mux) {
854 temp = max_t(u32, temp, gpmc_t->clk_activation + dev_t->t_ach);
855 temp = max_t(u32, temp, gpmc_t->adv_rd_off +
856 gpmc_ticks_to_ps(dev_t->cyc_aavdh_oe));
857 }
858 gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
859
860 /* access */
861 /* XXX: any scope for improvement ?, by combining oe_on
862 * and clk_activation, need to check whether
863 * access = clk_activation + round to sync clk ?
864 */
865 temp = max_t(u32, dev_t->t_iaa, dev_t->cyc_iaa * gpmc_t->sync_clk);
866 temp += gpmc_t->clk_activation;
867 if (dev_t->cyc_oe)
868 temp = max_t(u32, temp, gpmc_t->oe_on +
869 gpmc_ticks_to_ps(dev_t->cyc_oe));
870 gpmc_t->access = gpmc_round_ps_to_ticks(temp);
871
872 gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
873 gpmc_t->cs_rd_off = gpmc_t->oe_off;
874
875 /* rd_cycle */
876 temp = max_t(u32, dev_t->t_cez_r, dev_t->t_oez);
877 temp = gpmc_round_ps_to_sync_clk(temp, gpmc_t->sync_clk) +
878 gpmc_t->access;
879 /* XXX: barter t_ce_rdyz with t_cez_r ? */
880 if (dev_t->t_ce_rdyz)
881 temp = max_t(u32, temp, gpmc_t->cs_rd_off + dev_t->t_ce_rdyz);
882 gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
883
884 return 0;
885}
886
887static int gpmc_calc_sync_write_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -0600888 struct gpmc_device_timings *dev_t,
889 bool mux)
Afzal Mohammed246da262012-08-02 20:02:10 +0530890{
Afzal Mohammed246da262012-08-02 20:02:10 +0530891 u32 temp;
892
893 /* adv_wr_off */
894 temp = dev_t->t_avdp_w;
895 if (mux) {
896 temp = max_t(u32, temp,
897 gpmc_t->clk_activation + dev_t->t_avdh);
898 temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
899 }
900 gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
901
902 /* wr_data_mux_bus */
903 temp = max_t(u32, dev_t->t_weasu,
904 gpmc_t->clk_activation + dev_t->t_rdyo);
905 /* XXX: shouldn't mux be kept as a whole for wr_data_mux_bus ?,
906 * and in that case remember to handle we_on properly
907 */
908 if (mux) {
909 temp = max_t(u32, temp,
910 gpmc_t->adv_wr_off + dev_t->t_aavdh);
911 temp = max_t(u32, temp, gpmc_t->adv_wr_off +
912 gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
913 }
914 gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
915
916 /* we_on */
917 if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
918 gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
919 else
920 gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
921
922 /* wr_access */
923 /* XXX: gpmc_capability check reqd ? , even if not, will not harm */
924 gpmc_t->wr_access = gpmc_t->access;
925
926 /* we_off */
927 temp = gpmc_t->we_on + dev_t->t_wpl;
928 temp = max_t(u32, temp,
929 gpmc_t->wr_access + gpmc_ticks_to_ps(1));
930 temp = max_t(u32, temp,
931 gpmc_t->we_on + gpmc_ticks_to_ps(dev_t->cyc_wpl));
932 gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
933
934 gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
935 dev_t->t_wph);
936
937 /* wr_cycle */
938 temp = gpmc_round_ps_to_sync_clk(dev_t->t_cez_w, gpmc_t->sync_clk);
939 temp += gpmc_t->wr_access;
940 /* XXX: barter t_ce_rdyz with t_cez_w ? */
941 if (dev_t->t_ce_rdyz)
942 temp = max_t(u32, temp,
943 gpmc_t->cs_wr_off + dev_t->t_ce_rdyz);
944 gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
945
946 return 0;
947}
948
949static int gpmc_calc_async_read_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -0600950 struct gpmc_device_timings *dev_t,
951 bool mux)
Afzal Mohammed246da262012-08-02 20:02:10 +0530952{
Afzal Mohammed246da262012-08-02 20:02:10 +0530953 u32 temp;
954
955 /* adv_rd_off */
956 temp = dev_t->t_avdp_r;
957 if (mux)
958 temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
959 gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
960
961 /* oe_on */
962 temp = dev_t->t_oeasu;
963 if (mux)
964 temp = max_t(u32, temp,
965 gpmc_t->adv_rd_off + dev_t->t_aavdh);
966 gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
967
968 /* access */
969 temp = max_t(u32, dev_t->t_iaa, /* XXX: remove t_iaa in async ? */
970 gpmc_t->oe_on + dev_t->t_oe);
971 temp = max_t(u32, temp,
972 gpmc_t->cs_on + dev_t->t_ce);
973 temp = max_t(u32, temp,
974 gpmc_t->adv_on + dev_t->t_aa);
975 gpmc_t->access = gpmc_round_ps_to_ticks(temp);
976
977 gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
978 gpmc_t->cs_rd_off = gpmc_t->oe_off;
979
980 /* rd_cycle */
981 temp = max_t(u32, dev_t->t_rd_cycle,
982 gpmc_t->cs_rd_off + dev_t->t_cez_r);
983 temp = max_t(u32, temp, gpmc_t->oe_off + dev_t->t_oez);
984 gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
985
986 return 0;
987}
988
989static int gpmc_calc_async_write_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -0600990 struct gpmc_device_timings *dev_t,
991 bool mux)
Afzal Mohammed246da262012-08-02 20:02:10 +0530992{
Afzal Mohammed246da262012-08-02 20:02:10 +0530993 u32 temp;
994
995 /* adv_wr_off */
996 temp = dev_t->t_avdp_w;
997 if (mux)
998 temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
999 gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
1000
1001 /* wr_data_mux_bus */
1002 temp = dev_t->t_weasu;
1003 if (mux) {
1004 temp = max_t(u32, temp, gpmc_t->adv_wr_off + dev_t->t_aavdh);
1005 temp = max_t(u32, temp, gpmc_t->adv_wr_off +
1006 gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
1007 }
1008 gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
1009
1010 /* we_on */
1011 if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
1012 gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
1013 else
1014 gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
1015
1016 /* we_off */
1017 temp = gpmc_t->we_on + dev_t->t_wpl;
1018 gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
1019
1020 gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
1021 dev_t->t_wph);
1022
1023 /* wr_cycle */
1024 temp = max_t(u32, dev_t->t_wr_cycle,
1025 gpmc_t->cs_wr_off + dev_t->t_cez_w);
1026 gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
1027
1028 return 0;
1029}
1030
1031static int gpmc_calc_sync_common_timings(struct gpmc_timings *gpmc_t,
1032 struct gpmc_device_timings *dev_t)
1033{
1034 u32 temp;
1035
1036 gpmc_t->sync_clk = gpmc_calc_divider(dev_t->clk) *
1037 gpmc_get_fclk_period();
1038
1039 gpmc_t->page_burst_access = gpmc_round_ps_to_sync_clk(
1040 dev_t->t_bacc,
1041 gpmc_t->sync_clk);
1042
1043 temp = max_t(u32, dev_t->t_ces, dev_t->t_avds);
1044 gpmc_t->clk_activation = gpmc_round_ps_to_ticks(temp);
1045
1046 if (gpmc_calc_divider(gpmc_t->sync_clk) != 1)
1047 return 0;
1048
1049 if (dev_t->ce_xdelay)
1050 gpmc_t->bool_timings.cs_extra_delay = true;
1051 if (dev_t->avd_xdelay)
1052 gpmc_t->bool_timings.adv_extra_delay = true;
1053 if (dev_t->oe_xdelay)
1054 gpmc_t->bool_timings.oe_extra_delay = true;
1055 if (dev_t->we_xdelay)
1056 gpmc_t->bool_timings.we_extra_delay = true;
1057
1058 return 0;
1059}
1060
1061static int gpmc_calc_common_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -06001062 struct gpmc_device_timings *dev_t,
1063 bool sync)
Afzal Mohammed246da262012-08-02 20:02:10 +05301064{
1065 u32 temp;
1066
1067 /* cs_on */
1068 gpmc_t->cs_on = gpmc_round_ps_to_ticks(dev_t->t_ceasu);
1069
1070 /* adv_on */
1071 temp = dev_t->t_avdasu;
1072 if (dev_t->t_ce_avd)
1073 temp = max_t(u32, temp,
1074 gpmc_t->cs_on + dev_t->t_ce_avd);
1075 gpmc_t->adv_on = gpmc_round_ps_to_ticks(temp);
1076
Jon Hunterc3be5b42013-02-21 13:46:22 -06001077 if (sync)
Afzal Mohammed246da262012-08-02 20:02:10 +05301078 gpmc_calc_sync_common_timings(gpmc_t, dev_t);
1079
1080 return 0;
1081}
1082
1083/* TODO: remove this function once all peripherals are confirmed to
1084 * work with generic timing. Simultaneously gpmc_cs_set_timings()
1085 * has to be modified to handle timings in ps instead of ns
1086*/
1087static void gpmc_convert_ps_to_ns(struct gpmc_timings *t)
1088{
1089 t->cs_on /= 1000;
1090 t->cs_rd_off /= 1000;
1091 t->cs_wr_off /= 1000;
1092 t->adv_on /= 1000;
1093 t->adv_rd_off /= 1000;
1094 t->adv_wr_off /= 1000;
1095 t->we_on /= 1000;
1096 t->we_off /= 1000;
1097 t->oe_on /= 1000;
1098 t->oe_off /= 1000;
1099 t->page_burst_access /= 1000;
1100 t->access /= 1000;
1101 t->rd_cycle /= 1000;
1102 t->wr_cycle /= 1000;
1103 t->bus_turnaround /= 1000;
1104 t->cycle2cycle_delay /= 1000;
1105 t->wait_monitoring /= 1000;
1106 t->clk_activation /= 1000;
1107 t->wr_access /= 1000;
1108 t->wr_data_mux_bus /= 1000;
1109}
1110
1111int gpmc_calc_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -06001112 struct gpmc_settings *gpmc_s,
1113 struct gpmc_device_timings *dev_t)
Afzal Mohammed246da262012-08-02 20:02:10 +05301114{
Jon Hunterc3be5b42013-02-21 13:46:22 -06001115 bool mux = false, sync = false;
1116
1117 if (gpmc_s) {
1118 mux = gpmc_s->mux_add_data ? true : false;
1119 sync = (gpmc_s->sync_read || gpmc_s->sync_write);
1120 }
1121
Afzal Mohammed246da262012-08-02 20:02:10 +05301122 memset(gpmc_t, 0, sizeof(*gpmc_t));
1123
Jon Hunterc3be5b42013-02-21 13:46:22 -06001124 gpmc_calc_common_timings(gpmc_t, dev_t, sync);
Afzal Mohammed246da262012-08-02 20:02:10 +05301125
Jon Hunterc3be5b42013-02-21 13:46:22 -06001126 if (gpmc_s && gpmc_s->sync_read)
1127 gpmc_calc_sync_read_timings(gpmc_t, dev_t, mux);
Afzal Mohammed246da262012-08-02 20:02:10 +05301128 else
Jon Hunterc3be5b42013-02-21 13:46:22 -06001129 gpmc_calc_async_read_timings(gpmc_t, dev_t, mux);
Afzal Mohammed246da262012-08-02 20:02:10 +05301130
Jon Hunterc3be5b42013-02-21 13:46:22 -06001131 if (gpmc_s && gpmc_s->sync_write)
1132 gpmc_calc_sync_write_timings(gpmc_t, dev_t, mux);
Afzal Mohammed246da262012-08-02 20:02:10 +05301133 else
Jon Hunterc3be5b42013-02-21 13:46:22 -06001134 gpmc_calc_async_write_timings(gpmc_t, dev_t, mux);
Afzal Mohammed246da262012-08-02 20:02:10 +05301135
1136 /* TODO: remove, see function definition */
1137 gpmc_convert_ps_to_ns(gpmc_t);
1138
1139 return 0;
1140}
1141
Jon Hunteraa8d4762013-02-21 15:25:23 -06001142/**
1143 * gpmc_cs_program_settings - programs non-timing related settings
1144 * @cs: GPMC chip-select to program
1145 * @p: pointer to GPMC settings structure
1146 *
1147 * Programs non-timing related settings for a GPMC chip-select, such as
1148 * bus-width, burst configuration, etc. Function should be called once
1149 * for each chip-select that is being used and must be called before
1150 * calling gpmc_cs_set_timings() as timing parameters in the CONFIG1
1151 * register will be initialised to zero by this function. Returns 0 on
1152 * success and appropriate negative error code on failure.
1153 */
1154int gpmc_cs_program_settings(int cs, struct gpmc_settings *p)
1155{
1156 u32 config1;
1157
1158 if ((!p->device_width) || (p->device_width > GPMC_DEVWIDTH_16BIT)) {
1159 pr_err("%s: invalid width %d!", __func__, p->device_width);
1160 return -EINVAL;
1161 }
1162
1163 /* Address-data multiplexing not supported for NAND devices */
1164 if (p->device_nand && p->mux_add_data) {
1165 pr_err("%s: invalid configuration!\n", __func__);
1166 return -EINVAL;
1167 }
1168
1169 if ((p->mux_add_data > GPMC_MUX_AD) ||
1170 ((p->mux_add_data == GPMC_MUX_AAD) &&
1171 !(gpmc_capability & GPMC_HAS_MUX_AAD))) {
1172 pr_err("%s: invalid multiplex configuration!\n", __func__);
1173 return -EINVAL;
1174 }
1175
1176 /* Page/burst mode supports lengths of 4, 8 and 16 bytes */
1177 if (p->burst_read || p->burst_write) {
1178 switch (p->burst_len) {
1179 case GPMC_BURST_4:
1180 case GPMC_BURST_8:
1181 case GPMC_BURST_16:
1182 break;
1183 default:
1184 pr_err("%s: invalid page/burst-length (%d)\n",
1185 __func__, p->burst_len);
1186 return -EINVAL;
1187 }
1188 }
1189
1190 if ((p->wait_on_read || p->wait_on_write) &&
1191 (p->wait_pin > gpmc_nr_waitpins)) {
1192 pr_err("%s: invalid wait-pin (%d)\n", __func__, p->wait_pin);
1193 return -EINVAL;
1194 }
1195
1196 config1 = GPMC_CONFIG1_DEVICESIZE((p->device_width - 1));
1197
1198 if (p->sync_read)
1199 config1 |= GPMC_CONFIG1_READTYPE_SYNC;
1200 if (p->sync_write)
1201 config1 |= GPMC_CONFIG1_WRITETYPE_SYNC;
1202 if (p->wait_on_read)
1203 config1 |= GPMC_CONFIG1_WAIT_READ_MON;
1204 if (p->wait_on_write)
1205 config1 |= GPMC_CONFIG1_WAIT_WRITE_MON;
1206 if (p->wait_on_read || p->wait_on_write)
1207 config1 |= GPMC_CONFIG1_WAIT_PIN_SEL(p->wait_pin);
1208 if (p->device_nand)
1209 config1 |= GPMC_CONFIG1_DEVICETYPE(GPMC_DEVICETYPE_NAND);
1210 if (p->mux_add_data)
1211 config1 |= GPMC_CONFIG1_MUXTYPE(p->mux_add_data);
1212 if (p->burst_read)
1213 config1 |= GPMC_CONFIG1_READMULTIPLE_SUPP;
1214 if (p->burst_write)
1215 config1 |= GPMC_CONFIG1_WRITEMULTIPLE_SUPP;
1216 if (p->burst_read || p->burst_write) {
1217 config1 |= GPMC_CONFIG1_PAGE_LEN(p->burst_len >> 3);
1218 config1 |= p->burst_wrap ? GPMC_CONFIG1_WRAPBURST_SUPP : 0;
1219 }
1220
1221 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, config1);
1222
1223 return 0;
1224}
1225
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001226#ifdef CONFIG_OF
1227static struct of_device_id gpmc_dt_ids[] = {
1228 { .compatible = "ti,omap2420-gpmc" },
1229 { .compatible = "ti,omap2430-gpmc" },
1230 { .compatible = "ti,omap3430-gpmc" }, /* omap3430 & omap3630 */
1231 { .compatible = "ti,omap4430-gpmc" }, /* omap4430 & omap4460 & omap543x */
1232 { .compatible = "ti,am3352-gpmc" }, /* am335x devices */
1233 { }
1234};
1235MODULE_DEVICE_TABLE(of, gpmc_dt_ids);
1236
Jon Hunter8c8a77712013-02-20 15:53:12 -06001237/**
1238 * gpmc_read_settings_dt - read gpmc settings from device-tree
1239 * @np: pointer to device-tree node for a gpmc child device
1240 * @p: pointer to gpmc settings structure
1241 *
1242 * Reads the GPMC settings for a GPMC child device from device-tree and
1243 * stores them in the GPMC settings structure passed. The GPMC settings
1244 * structure is initialised to zero by this function and so any
1245 * previously stored settings will be cleared.
1246 */
1247void gpmc_read_settings_dt(struct device_node *np, struct gpmc_settings *p)
1248{
1249 memset(p, 0, sizeof(struct gpmc_settings));
1250
1251 p->sync_read = of_property_read_bool(np, "gpmc,sync-read");
1252 p->sync_write = of_property_read_bool(np, "gpmc,sync-write");
Jon Hunter8c8a77712013-02-20 15:53:12 -06001253 of_property_read_u32(np, "gpmc,device-width", &p->device_width);
1254 of_property_read_u32(np, "gpmc,mux-add-data", &p->mux_add_data);
1255
1256 if (!of_property_read_u32(np, "gpmc,burst-length", &p->burst_len)) {
1257 p->burst_wrap = of_property_read_bool(np, "gpmc,burst-wrap");
1258 p->burst_read = of_property_read_bool(np, "gpmc,burst-read");
1259 p->burst_write = of_property_read_bool(np, "gpmc,burst-write");
1260 if (!p->burst_read && !p->burst_write)
1261 pr_warn("%s: page/burst-length set but not used!\n",
1262 __func__);
1263 }
1264
1265 if (!of_property_read_u32(np, "gpmc,wait-pin", &p->wait_pin)) {
1266 p->wait_on_read = of_property_read_bool(np,
1267 "gpmc,wait-on-read");
1268 p->wait_on_write = of_property_read_bool(np,
1269 "gpmc,wait-on-write");
1270 if (!p->wait_on_read && !p->wait_on_write)
1271 pr_warn("%s: read/write wait monitoring not enabled!\n",
1272 __func__);
1273 }
1274}
1275
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001276static void __maybe_unused gpmc_read_timings_dt(struct device_node *np,
1277 struct gpmc_timings *gpmc_t)
1278{
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001279 struct gpmc_bool_timings *p;
1280
1281 if (!np || !gpmc_t)
1282 return;
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001283
1284 memset(gpmc_t, 0, sizeof(*gpmc_t));
1285
1286 /* minimum clock period for syncronous mode */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001287 of_property_read_u32(np, "gpmc,sync-clk-ps", &gpmc_t->sync_clk);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001288
1289 /* chip select timtings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001290 of_property_read_u32(np, "gpmc,cs-on-ns", &gpmc_t->cs_on);
1291 of_property_read_u32(np, "gpmc,cs-rd-off-ns", &gpmc_t->cs_rd_off);
1292 of_property_read_u32(np, "gpmc,cs-wr-off-ns", &gpmc_t->cs_wr_off);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001293
1294 /* ADV signal timings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001295 of_property_read_u32(np, "gpmc,adv-on-ns", &gpmc_t->adv_on);
1296 of_property_read_u32(np, "gpmc,adv-rd-off-ns", &gpmc_t->adv_rd_off);
1297 of_property_read_u32(np, "gpmc,adv-wr-off-ns", &gpmc_t->adv_wr_off);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001298
1299 /* WE signal timings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001300 of_property_read_u32(np, "gpmc,we-on-ns", &gpmc_t->we_on);
1301 of_property_read_u32(np, "gpmc,we-off-ns", &gpmc_t->we_off);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001302
1303 /* OE signal timings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001304 of_property_read_u32(np, "gpmc,oe-on-ns", &gpmc_t->oe_on);
1305 of_property_read_u32(np, "gpmc,oe-off-ns", &gpmc_t->oe_off);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001306
1307 /* access and cycle timings */
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001308 of_property_read_u32(np, "gpmc,page-burst-access-ns",
1309 &gpmc_t->page_burst_access);
1310 of_property_read_u32(np, "gpmc,access-ns", &gpmc_t->access);
1311 of_property_read_u32(np, "gpmc,rd-cycle-ns", &gpmc_t->rd_cycle);
1312 of_property_read_u32(np, "gpmc,wr-cycle-ns", &gpmc_t->wr_cycle);
1313 of_property_read_u32(np, "gpmc,bus-turnaround-ns",
1314 &gpmc_t->bus_turnaround);
1315 of_property_read_u32(np, "gpmc,cycle2cycle-delay-ns",
1316 &gpmc_t->cycle2cycle_delay);
1317 of_property_read_u32(np, "gpmc,wait-monitoring-ns",
1318 &gpmc_t->wait_monitoring);
1319 of_property_read_u32(np, "gpmc,clk-activation-ns",
1320 &gpmc_t->clk_activation);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001321
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001322 /* only applicable to OMAP3+ */
1323 of_property_read_u32(np, "gpmc,wr-access-ns", &gpmc_t->wr_access);
1324 of_property_read_u32(np, "gpmc,wr-data-mux-bus-ns",
1325 &gpmc_t->wr_data_mux_bus);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001326
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001327 /* bool timing parameters */
1328 p = &gpmc_t->bool_timings;
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001329
Jon Hunterd36b4cd2013-02-21 18:51:27 -06001330 p->cycle2cyclediffcsen =
1331 of_property_read_bool(np, "gpmc,cycle2cycle-diffcsen");
1332 p->cycle2cyclesamecsen =
1333 of_property_read_bool(np, "gpmc,cycle2cycle-samecsen");
1334 p->we_extra_delay = of_property_read_bool(np, "gpmc,we-extra-delay");
1335 p->oe_extra_delay = of_property_read_bool(np, "gpmc,oe-extra-delay");
1336 p->adv_extra_delay = of_property_read_bool(np, "gpmc,adv-extra-delay");
1337 p->cs_extra_delay = of_property_read_bool(np, "gpmc,cs-extra-delay");
1338 p->time_para_granularity =
1339 of_property_read_bool(np, "gpmc,time-para-granularity");
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001340}
1341
1342#ifdef CONFIG_MTD_NAND
1343
1344static const char * const nand_ecc_opts[] = {
1345 [OMAP_ECC_HAMMING_CODE_DEFAULT] = "sw",
1346 [OMAP_ECC_HAMMING_CODE_HW] = "hw",
1347 [OMAP_ECC_HAMMING_CODE_HW_ROMCODE] = "hw-romcode",
1348 [OMAP_ECC_BCH4_CODE_HW] = "bch4",
1349 [OMAP_ECC_BCH8_CODE_HW] = "bch8",
1350};
1351
Mark Jackson496c8a02013-04-19 21:08:28 +01001352static const char * const nand_xfer_types[] = {
1353 [NAND_OMAP_PREFETCH_POLLED] = "prefetch-polled",
1354 [NAND_OMAP_POLLED] = "polled",
1355 [NAND_OMAP_PREFETCH_DMA] = "prefetch-dma",
1356 [NAND_OMAP_PREFETCH_IRQ] = "prefetch-irq",
1357};
1358
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001359static int gpmc_probe_nand_child(struct platform_device *pdev,
1360 struct device_node *child)
1361{
1362 u32 val;
1363 const char *s;
1364 struct gpmc_timings gpmc_t;
1365 struct omap_nand_platform_data *gpmc_nand_data;
1366
1367 if (of_property_read_u32(child, "reg", &val) < 0) {
1368 dev_err(&pdev->dev, "%s has no 'reg' property\n",
1369 child->full_name);
1370 return -ENODEV;
1371 }
1372
1373 gpmc_nand_data = devm_kzalloc(&pdev->dev, sizeof(*gpmc_nand_data),
1374 GFP_KERNEL);
1375 if (!gpmc_nand_data)
1376 return -ENOMEM;
1377
1378 gpmc_nand_data->cs = val;
1379 gpmc_nand_data->of_node = child;
1380
1381 if (!of_property_read_string(child, "ti,nand-ecc-opt", &s))
1382 for (val = 0; val < ARRAY_SIZE(nand_ecc_opts); val++)
1383 if (!strcasecmp(s, nand_ecc_opts[val])) {
1384 gpmc_nand_data->ecc_opt = val;
1385 break;
1386 }
1387
Mark Jackson496c8a02013-04-19 21:08:28 +01001388 if (!of_property_read_string(child, "ti,nand-xfer-type", &s))
1389 for (val = 0; val < ARRAY_SIZE(nand_xfer_types); val++)
1390 if (!strcasecmp(s, nand_xfer_types[val])) {
1391 gpmc_nand_data->xfer_type = val;
1392 break;
1393 }
1394
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001395 val = of_get_nand_bus_width(child);
1396 if (val == 16)
1397 gpmc_nand_data->devsize = NAND_BUSWIDTH_16;
1398
1399 gpmc_read_timings_dt(child, &gpmc_t);
1400 gpmc_nand_init(gpmc_nand_data, &gpmc_t);
1401
1402 return 0;
1403}
1404#else
1405static int gpmc_probe_nand_child(struct platform_device *pdev,
1406 struct device_node *child)
1407{
1408 return 0;
1409}
1410#endif
1411
Ezequiel Garcia75d36252013-01-25 09:23:11 -03001412#ifdef CONFIG_MTD_ONENAND
1413static int gpmc_probe_onenand_child(struct platform_device *pdev,
1414 struct device_node *child)
1415{
1416 u32 val;
1417 struct omap_onenand_platform_data *gpmc_onenand_data;
1418
1419 if (of_property_read_u32(child, "reg", &val) < 0) {
1420 dev_err(&pdev->dev, "%s has no 'reg' property\n",
1421 child->full_name);
1422 return -ENODEV;
1423 }
1424
1425 gpmc_onenand_data = devm_kzalloc(&pdev->dev, sizeof(*gpmc_onenand_data),
1426 GFP_KERNEL);
1427 if (!gpmc_onenand_data)
1428 return -ENOMEM;
1429
1430 gpmc_onenand_data->cs = val;
1431 gpmc_onenand_data->of_node = child;
1432 gpmc_onenand_data->dma_channel = -1;
1433
1434 if (!of_property_read_u32(child, "dma-channel", &val))
1435 gpmc_onenand_data->dma_channel = val;
1436
1437 gpmc_onenand_init(gpmc_onenand_data);
1438
1439 return 0;
1440}
1441#else
1442static int gpmc_probe_onenand_child(struct platform_device *pdev,
1443 struct device_node *child)
1444{
1445 return 0;
1446}
1447#endif
1448
Jon Huntercdd69282013-02-08 16:46:13 -06001449/**
Javier Martinez Canillas3af91cf2013-03-14 16:09:21 +01001450 * gpmc_probe_generic_child - configures the gpmc for a child device
Jon Huntercdd69282013-02-08 16:46:13 -06001451 * @pdev: pointer to gpmc platform device
Javier Martinez Canillas3af91cf2013-03-14 16:09:21 +01001452 * @child: pointer to device-tree node for child device
Jon Huntercdd69282013-02-08 16:46:13 -06001453 *
Javier Martinez Canillas3af91cf2013-03-14 16:09:21 +01001454 * Allocates and configures a GPMC chip-select for a child device.
Jon Huntercdd69282013-02-08 16:46:13 -06001455 * Returns 0 on success and appropriate negative error code on failure.
1456 */
Javier Martinez Canillas3af91cf2013-03-14 16:09:21 +01001457static int gpmc_probe_generic_child(struct platform_device *pdev,
Jon Huntercdd69282013-02-08 16:46:13 -06001458 struct device_node *child)
1459{
1460 struct gpmc_settings gpmc_s;
1461 struct gpmc_timings gpmc_t;
1462 struct resource res;
1463 unsigned long base;
1464 int ret, cs;
1465
1466 if (of_property_read_u32(child, "reg", &cs) < 0) {
1467 dev_err(&pdev->dev, "%s has no 'reg' property\n",
1468 child->full_name);
1469 return -ENODEV;
1470 }
1471
1472 if (of_address_to_resource(child, 0, &res) < 0) {
1473 dev_err(&pdev->dev, "%s has malformed 'reg' property\n",
1474 child->full_name);
1475 return -ENODEV;
1476 }
1477
1478 ret = gpmc_cs_request(cs, resource_size(&res), &base);
1479 if (ret < 0) {
1480 dev_err(&pdev->dev, "cannot request GPMC CS %d\n", cs);
1481 return ret;
1482 }
1483
1484 /*
1485 * FIXME: gpmc_cs_request() will map the CS to an arbitary
1486 * location in the gpmc address space. When booting with
1487 * device-tree we want the NOR flash to be mapped to the
1488 * location specified in the device-tree blob. So remap the
1489 * CS to this location. Once DT migration is complete should
1490 * just make gpmc_cs_request() map a specific address.
1491 */
1492 ret = gpmc_cs_remap(cs, res.start);
1493 if (ret < 0) {
1494 dev_err(&pdev->dev, "cannot remap GPMC CS %d to 0x%x\n",
1495 cs, res.start);
1496 goto err;
1497 }
1498
1499 gpmc_read_settings_dt(child, &gpmc_s);
1500
1501 ret = of_property_read_u32(child, "bank-width", &gpmc_s.device_width);
1502 if (ret < 0)
1503 goto err;
1504
1505 ret = gpmc_cs_program_settings(cs, &gpmc_s);
1506 if (ret < 0)
1507 goto err;
1508
1509 gpmc_read_timings_dt(child, &gpmc_t);
1510 gpmc_cs_set_timings(cs, &gpmc_t);
1511
1512 if (of_platform_device_create(child, NULL, &pdev->dev))
1513 return 0;
1514
1515 dev_err(&pdev->dev, "failed to create gpmc child %s\n", child->name);
Javier Martinez Canillase8ffd6f2013-03-14 16:09:20 +01001516 ret = -ENODEV;
Jon Huntercdd69282013-02-08 16:46:13 -06001517
1518err:
1519 gpmc_cs_free(cs);
1520
1521 return ret;
1522}
1523
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001524static int gpmc_probe_dt(struct platform_device *pdev)
1525{
1526 int ret;
1527 struct device_node *child;
1528 const struct of_device_id *of_id =
1529 of_match_device(gpmc_dt_ids, &pdev->dev);
1530
1531 if (!of_id)
1532 return 0;
1533
Gupta Pekonf34f3712013-05-31 17:31:30 +05301534 ret = of_property_read_u32(pdev->dev.of_node, "gpmc,num-cs",
1535 &gpmc_cs_num);
1536 if (ret < 0) {
1537 pr_err("%s: number of chip-selects not defined\n", __func__);
1538 return ret;
1539 } else if (gpmc_cs_num < 1) {
1540 pr_err("%s: all chip-selects are disabled\n", __func__);
1541 return -EINVAL;
1542 } else if (gpmc_cs_num > GPMC_CS_NUM) {
1543 pr_err("%s: number of supported chip-selects cannot be > %d\n",
1544 __func__, GPMC_CS_NUM);
1545 return -EINVAL;
1546 }
1547
Jon Hunter9f833152013-02-20 15:53:38 -06001548 ret = of_property_read_u32(pdev->dev.of_node, "gpmc,num-waitpins",
1549 &gpmc_nr_waitpins);
1550 if (ret < 0) {
1551 pr_err("%s: number of wait pins not found!\n", __func__);
1552 return ret;
1553 }
1554
Javier Martinez Canillasf2b09f62013-04-17 22:34:11 +02001555 for_each_child_of_node(pdev->dev.of_node, child) {
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001556
Javier Martinez Canillasf2b09f62013-04-17 22:34:11 +02001557 if (!child->name)
1558 continue;
Jon Huntercdd69282013-02-08 16:46:13 -06001559
Javier Martinez Canillasf2b09f62013-04-17 22:34:11 +02001560 if (of_node_cmp(child->name, "nand") == 0)
1561 ret = gpmc_probe_nand_child(pdev, child);
1562 else if (of_node_cmp(child->name, "onenand") == 0)
1563 ret = gpmc_probe_onenand_child(pdev, child);
1564 else if (of_node_cmp(child->name, "ethernet") == 0 ||
1565 of_node_cmp(child->name, "nor") == 0)
1566 ret = gpmc_probe_generic_child(pdev, child);
Jon Huntercdd69282013-02-08 16:46:13 -06001567
Javier Martinez Canillasb327b362013-04-17 22:34:12 +02001568 if (WARN(ret < 0, "%s: probing gpmc child %s failed\n",
1569 __func__, child->full_name))
Javier Martinez Canillas5330dc12013-03-14 22:54:11 +01001570 of_node_put(child);
Javier Martinez Canillas5330dc12013-03-14 22:54:11 +01001571 }
1572
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001573 return 0;
1574}
1575#else
1576static int gpmc_probe_dt(struct platform_device *pdev)
1577{
1578 return 0;
1579}
1580#endif
1581
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -08001582static int gpmc_probe(struct platform_device *pdev)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001583{
Jon Hunter81190242012-10-17 09:41:25 -05001584 int rc;
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001585 u32 l;
Afzal Mohammedda496872012-09-23 17:28:25 -06001586 struct resource *res;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001587
Afzal Mohammedda496872012-09-23 17:28:25 -06001588 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1589 if (res == NULL)
1590 return -ENOENT;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +03001591
Afzal Mohammedda496872012-09-23 17:28:25 -06001592 phys_base = res->start;
1593 mem_size = resource_size(res);
Kevin Hilman8d084362010-01-29 14:20:06 -08001594
Thierry Reding5857bd92013-01-21 11:08:55 +01001595 gpmc_base = devm_ioremap_resource(&pdev->dev, res);
1596 if (IS_ERR(gpmc_base))
1597 return PTR_ERR(gpmc_base);
Afzal Mohammedda496872012-09-23 17:28:25 -06001598
1599 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1600 if (res == NULL)
1601 dev_warn(&pdev->dev, "Failed to get resource: irq\n");
1602 else
1603 gpmc_irq = res->start;
1604
1605 gpmc_l3_clk = clk_get(&pdev->dev, "fck");
1606 if (IS_ERR(gpmc_l3_clk)) {
1607 dev_err(&pdev->dev, "error: clk_get\n");
1608 gpmc_irq = 0;
1609 return PTR_ERR(gpmc_l3_clk);
Paul Walmsleyfd1dc872008-10-06 15:49:17 +03001610 }
1611
avinash philipb3f55252013-06-12 16:30:56 +05301612 pm_runtime_enable(&pdev->dev);
1613 pm_runtime_get_sync(&pdev->dev);
Olof Johansson1daa8c12010-01-20 22:39:29 +00001614
Afzal Mohammedda496872012-09-23 17:28:25 -06001615 gpmc_dev = &pdev->dev;
1616
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001617 l = gpmc_read_reg(GPMC_REVISION);
Jon Hunteraa8d4762013-02-21 15:25:23 -06001618
1619 /*
1620 * FIXME: Once device-tree migration is complete the below flags
1621 * should be populated based upon the device-tree compatible
1622 * string. For now just use the IP revision. OMAP3+ devices have
1623 * the wr_access and wr_data_mux_bus register fields. OMAP4+
1624 * devices support the addr-addr-data multiplex protocol.
1625 *
1626 * GPMC IP revisions:
1627 * - OMAP24xx = 2.0
1628 * - OMAP3xxx = 5.0
1629 * - OMAP44xx/54xx/AM335x = 6.0
1630 */
Afzal Mohammedda496872012-09-23 17:28:25 -06001631 if (GPMC_REVISION_MAJOR(l) > 0x4)
1632 gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
Jon Hunteraa8d4762013-02-21 15:25:23 -06001633 if (GPMC_REVISION_MAJOR(l) > 0x5)
1634 gpmc_capability |= GPMC_HAS_MUX_AAD;
Afzal Mohammedda496872012-09-23 17:28:25 -06001635 dev_info(gpmc_dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
1636 GPMC_REVISION_MINOR(l));
1637
Jon Hunter84b00f02013-03-06 14:36:47 -06001638 gpmc_mem_init();
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05301639
Russell King71856842013-03-13 20:44:21 +00001640 if (gpmc_setup_irq() < 0)
Afzal Mohammedda496872012-09-23 17:28:25 -06001641 dev_warn(gpmc_dev, "gpmc_setup_irq failed\n");
1642
Jon Hunter31d9adc2013-02-18 07:57:39 -06001643 /* Now the GPMC is initialised, unreserve the chip-selects */
1644 gpmc_cs_map = 0;
1645
Gupta Pekonf34f3712013-05-31 17:31:30 +05301646 if (!pdev->dev.of_node) {
1647 gpmc_cs_num = GPMC_CS_NUM;
Jon Hunter9f833152013-02-20 15:53:38 -06001648 gpmc_nr_waitpins = GPMC_NR_WAITPINS;
Gupta Pekonf34f3712013-05-31 17:31:30 +05301649 }
Jon Hunter9f833152013-02-20 15:53:38 -06001650
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001651 rc = gpmc_probe_dt(pdev);
1652 if (rc < 0) {
avinash philipb3f55252013-06-12 16:30:56 +05301653 pm_runtime_put_sync(&pdev->dev);
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001654 clk_put(gpmc_l3_clk);
1655 dev_err(gpmc_dev, "failed to probe DT parameters\n");
1656 return rc;
1657 }
1658
Afzal Mohammedda496872012-09-23 17:28:25 -06001659 return 0;
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05301660}
Afzal Mohammedda496872012-09-23 17:28:25 -06001661
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -08001662static int gpmc_remove(struct platform_device *pdev)
Afzal Mohammedda496872012-09-23 17:28:25 -06001663{
1664 gpmc_free_irq();
1665 gpmc_mem_exit();
avinash philipb3f55252013-06-12 16:30:56 +05301666 pm_runtime_put_sync(&pdev->dev);
1667 pm_runtime_disable(&pdev->dev);
Afzal Mohammedda496872012-09-23 17:28:25 -06001668 gpmc_dev = NULL;
1669 return 0;
1670}
1671
avinash philipb536dd42013-06-18 00:16:38 +05301672#ifdef CONFIG_PM_SLEEP
1673static int gpmc_suspend(struct device *dev)
1674{
1675 omap3_gpmc_save_context();
1676 pm_runtime_put_sync(dev);
1677 return 0;
1678}
1679
1680static int gpmc_resume(struct device *dev)
1681{
1682 pm_runtime_get_sync(dev);
1683 omap3_gpmc_restore_context();
1684 return 0;
1685}
1686#endif
1687
1688static SIMPLE_DEV_PM_OPS(gpmc_pm_ops, gpmc_suspend, gpmc_resume);
1689
Afzal Mohammedda496872012-09-23 17:28:25 -06001690static struct platform_driver gpmc_driver = {
1691 .probe = gpmc_probe,
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -08001692 .remove = gpmc_remove,
Afzal Mohammedda496872012-09-23 17:28:25 -06001693 .driver = {
1694 .name = DEVICE_NAME,
1695 .owner = THIS_MODULE,
Daniel Mackbc6b1e72012-12-14 11:36:44 +01001696 .of_match_table = of_match_ptr(gpmc_dt_ids),
avinash philipb536dd42013-06-18 00:16:38 +05301697 .pm = &gpmc_pm_ops,
Afzal Mohammedda496872012-09-23 17:28:25 -06001698 },
1699};
1700
1701static __init int gpmc_init(void)
1702{
1703 return platform_driver_register(&gpmc_driver);
1704}
1705
1706static __exit void gpmc_exit(void)
1707{
1708 platform_driver_unregister(&gpmc_driver);
1709
1710}
1711
Tony Lindgrenb76c8b192013-01-11 11:24:18 -08001712omap_postcore_initcall(gpmc_init);
Afzal Mohammedda496872012-09-23 17:28:25 -06001713module_exit(gpmc_exit);
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05301714
Afzal Mohammed4be48fd2012-09-23 17:28:24 -06001715static int __init omap_gpmc_init(void)
1716{
1717 struct omap_hwmod *oh;
1718 struct platform_device *pdev;
1719 char *oh_name = "gpmc";
1720
Daniel Mack2f98ca82012-12-14 11:36:40 +01001721 /*
1722 * if the board boots up with a populated DT, do not
1723 * manually add the device from this initcall
1724 */
1725 if (of_have_populated_dt())
1726 return -ENODEV;
1727
Afzal Mohammed4be48fd2012-09-23 17:28:24 -06001728 oh = omap_hwmod_lookup(oh_name);
1729 if (!oh) {
1730 pr_err("Could not look up %s\n", oh_name);
1731 return -ENODEV;
1732 }
1733
Paul Walmsleyc1d1cd52013-01-26 00:48:53 -07001734 pdev = omap_device_build(DEVICE_NAME, -1, oh, NULL, 0);
Afzal Mohammed4be48fd2012-09-23 17:28:24 -06001735 WARN(IS_ERR(pdev), "could not build omap_device for %s\n", oh_name);
1736
Thomas Meyer12616742013-06-01 11:44:44 +02001737 return PTR_RET(pdev);
Afzal Mohammed4be48fd2012-09-23 17:28:24 -06001738}
Tony Lindgrenb76c8b192013-01-11 11:24:18 -08001739omap_postcore_initcall(omap_gpmc_init);
Afzal Mohammed4be48fd2012-09-23 17:28:24 -06001740
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05301741static irqreturn_t gpmc_handle_irq(int irq, void *dev)
1742{
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001743 int i;
1744 u32 regval;
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05301745
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -07001746 regval = gpmc_read_reg(GPMC_IRQSTATUS);
1747
1748 if (!regval)
1749 return IRQ_NONE;
1750
1751 for (i = 0; i < GPMC_NR_IRQ; i++)
1752 if (regval & gpmc_client_irq[i].bitmask)
1753 generic_handle_irq(gpmc_client_irq[i].irq);
1754
1755 gpmc_write_reg(GPMC_IRQSTATUS, regval);
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +05301756
1757 return IRQ_HANDLED;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001758}
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301759
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301760static struct omap3_gpmc_regs gpmc_context;
1761
Felipe Balbib2fa3b72010-02-15 10:03:33 -08001762void omap3_gpmc_save_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301763{
1764 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -08001765
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301766 gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
1767 gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
1768 gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
1769 gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
1770 gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
1771 gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
1772 gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
Gupta Pekonf34f3712013-05-31 17:31:30 +05301773 for (i = 0; i < gpmc_cs_num; i++) {
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301774 gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
1775 if (gpmc_context.cs_context[i].is_valid) {
1776 gpmc_context.cs_context[i].config1 =
1777 gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
1778 gpmc_context.cs_context[i].config2 =
1779 gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
1780 gpmc_context.cs_context[i].config3 =
1781 gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
1782 gpmc_context.cs_context[i].config4 =
1783 gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
1784 gpmc_context.cs_context[i].config5 =
1785 gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
1786 gpmc_context.cs_context[i].config6 =
1787 gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
1788 gpmc_context.cs_context[i].config7 =
1789 gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
1790 }
1791 }
1792}
1793
Felipe Balbib2fa3b72010-02-15 10:03:33 -08001794void omap3_gpmc_restore_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301795{
1796 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -08001797
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301798 gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
1799 gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
1800 gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
1801 gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
1802 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
1803 gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
1804 gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
Gupta Pekonf34f3712013-05-31 17:31:30 +05301805 for (i = 0; i < gpmc_cs_num; i++) {
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +05301806 if (gpmc_context.cs_context[i].is_valid) {
1807 gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
1808 gpmc_context.cs_context[i].config1);
1809 gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
1810 gpmc_context.cs_context[i].config2);
1811 gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
1812 gpmc_context.cs_context[i].config3);
1813 gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
1814 gpmc_context.cs_context[i].config4);
1815 gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
1816 gpmc_context.cs_context[i].config5);
1817 gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
1818 gpmc_context.cs_context[i].config6);
1819 gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
1820 gpmc_context.cs_context[i].config7);
1821 }
1822 }
1823}