blob: fc9ad0050d23d5cfdc6f30daeab10b347432bf79 [file] [log] [blame]
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001/**************************************************************************
2 *
Sinclair Yehf9217912016-04-27 19:11:18 -07003 * Copyright © 2009-2016 VMware, Inc., Palo Alto, CA., USA
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00004 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
Paul Gortmakere0cd3602011-08-30 11:04:30 -040027#include <linux/module.h>
Rob Clark96c5d072014-10-15 15:00:47 -040028#include <linux/console.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000029
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000031#include "vmwgfx_drv.h"
Thomas Hellstromd80efd52015-08-10 10:39:35 -070032#include "vmwgfx_binding.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/ttm/ttm_placement.h>
34#include <drm/ttm/ttm_bo_driver.h>
35#include <drm/ttm/ttm_object.h>
36#include <drm/ttm/ttm_module.h>
Thomas Hellstromd92d9852013-10-24 01:49:26 -070037#include <linux/dma_remapping.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000038
39#define VMWGFX_DRIVER_NAME "vmwgfx"
40#define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
41#define VMWGFX_CHIP_SVGAII 0
42#define VMW_FB_RESERVATION 0
43
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +010044#define VMW_MIN_INITIAL_WIDTH 800
45#define VMW_MIN_INITIAL_HEIGHT 600
46
Sinclair Yehf9217912016-04-27 19:11:18 -070047#ifndef VMWGFX_GIT_VERSION
48#define VMWGFX_GIT_VERSION "Unknown"
49#endif
50
51#define VMWGFX_REPO "In Tree"
52
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +010053
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000054/**
55 * Fully encoded drm commands. Might move to vmw_drm.h
56 */
57
58#define DRM_IOCTL_VMW_GET_PARAM \
59 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
60 struct drm_vmw_getparam_arg)
61#define DRM_IOCTL_VMW_ALLOC_DMABUF \
62 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
63 union drm_vmw_alloc_dmabuf_arg)
64#define DRM_IOCTL_VMW_UNREF_DMABUF \
65 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
66 struct drm_vmw_unref_dmabuf_arg)
67#define DRM_IOCTL_VMW_CURSOR_BYPASS \
68 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
69 struct drm_vmw_cursor_bypass_arg)
70
71#define DRM_IOCTL_VMW_CONTROL_STREAM \
72 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
73 struct drm_vmw_control_stream_arg)
74#define DRM_IOCTL_VMW_CLAIM_STREAM \
75 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
76 struct drm_vmw_stream_arg)
77#define DRM_IOCTL_VMW_UNREF_STREAM \
78 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
79 struct drm_vmw_stream_arg)
80
81#define DRM_IOCTL_VMW_CREATE_CONTEXT \
82 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
83 struct drm_vmw_context_arg)
84#define DRM_IOCTL_VMW_UNREF_CONTEXT \
85 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
86 struct drm_vmw_context_arg)
87#define DRM_IOCTL_VMW_CREATE_SURFACE \
88 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
89 union drm_vmw_surface_create_arg)
90#define DRM_IOCTL_VMW_UNREF_SURFACE \
91 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
92 struct drm_vmw_surface_arg)
93#define DRM_IOCTL_VMW_REF_SURFACE \
94 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
95 union drm_vmw_surface_reference_arg)
96#define DRM_IOCTL_VMW_EXECBUF \
97 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
98 struct drm_vmw_execbuf_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +000099#define DRM_IOCTL_VMW_GET_3D_CAP \
100 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
101 struct drm_vmw_get_3d_cap_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000102#define DRM_IOCTL_VMW_FENCE_WAIT \
103 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
104 struct drm_vmw_fence_wait_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000105#define DRM_IOCTL_VMW_FENCE_SIGNALED \
106 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
107 struct drm_vmw_fence_signaled_arg)
108#define DRM_IOCTL_VMW_FENCE_UNREF \
109 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
110 struct drm_vmw_fence_arg)
Thomas Hellstrom57c5ee72011-10-10 12:23:26 +0200111#define DRM_IOCTL_VMW_FENCE_EVENT \
112 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
113 struct drm_vmw_fence_event_arg)
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200114#define DRM_IOCTL_VMW_PRESENT \
115 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
116 struct drm_vmw_present_arg)
117#define DRM_IOCTL_VMW_PRESENT_READBACK \
118 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
119 struct drm_vmw_present_readback_arg)
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200120#define DRM_IOCTL_VMW_UPDATE_LAYOUT \
121 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
122 struct drm_vmw_update_layout_arg)
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100123#define DRM_IOCTL_VMW_CREATE_SHADER \
124 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
125 struct drm_vmw_shader_create_arg)
126#define DRM_IOCTL_VMW_UNREF_SHADER \
127 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
128 struct drm_vmw_shader_arg)
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100129#define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
130 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
131 union drm_vmw_gb_surface_create_arg)
132#define DRM_IOCTL_VMW_GB_SURFACE_REF \
133 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
134 union drm_vmw_gb_surface_reference_arg)
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100135#define DRM_IOCTL_VMW_SYNCCPU \
136 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
137 struct drm_vmw_synccpu_arg)
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700138#define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
139 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
140 struct drm_vmw_context_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000141
142/**
143 * The core DRM version of this macro doesn't account for
144 * DRM_COMMAND_BASE.
145 */
146
147#define VMW_IOCTL_DEF(ioctl, func, flags) \
Ville Syrjälä7e7392a2015-03-27 15:51:56 +0200148 [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000149
150/**
151 * Ioctl definitions.
152 */
153
Rob Clarkbaa70942013-08-02 13:27:49 -0400154static const struct drm_ioctl_desc vmw_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +1000155 VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200156 DRM_AUTH | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000157 VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200158 DRM_AUTH | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000159 VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200160 DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000161 VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100162 vmw_kms_cursor_bypass_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200163 DRM_MASTER | DRM_CONTROL_ALLOW),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000164
Dave Airlie1b2f1482010-08-14 20:20:34 +1000165 VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200166 DRM_MASTER | DRM_CONTROL_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000167 VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200168 DRM_MASTER | DRM_CONTROL_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000169 VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200170 DRM_MASTER | DRM_CONTROL_ALLOW),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000171
Dave Airlie1b2f1482010-08-14 20:20:34 +1000172 VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200173 DRM_AUTH | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000174 VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200175 DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000176 VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200177 DRM_AUTH | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000178 VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200179 DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000180 VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200181 DRM_AUTH | DRM_RENDER_ALLOW),
182 VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700183 DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000184 VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200185 DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000186 VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
187 vmw_fence_obj_signaled_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200188 DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000189 VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200190 DRM_RENDER_ALLOW),
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100191 VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200192 DRM_AUTH | DRM_RENDER_ALLOW),
Thomas Hellstromf63f6a52011-09-01 20:18:41 +0000193 VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200194 DRM_AUTH | DRM_RENDER_ALLOW),
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200195
196 /* these allow direct access to the framebuffers mark as master only */
197 VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200198 DRM_MASTER | DRM_AUTH),
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200199 VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
200 vmw_present_readback_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200201 DRM_MASTER | DRM_AUTH),
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200202 VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
203 vmw_kms_update_layout_ioctl,
Thomas Hellstromb0dc6d42016-02-12 10:34:19 +0100204 DRM_MASTER | DRM_CONTROL_ALLOW),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100205 VMW_IOCTL_DEF(VMW_CREATE_SHADER,
206 vmw_shader_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200207 DRM_AUTH | DRM_RENDER_ALLOW),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100208 VMW_IOCTL_DEF(VMW_UNREF_SHADER,
209 vmw_shader_destroy_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200210 DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100211 VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
212 vmw_gb_surface_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200213 DRM_AUTH | DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100214 VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
215 vmw_gb_surface_reference_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200216 DRM_AUTH | DRM_RENDER_ALLOW),
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100217 VMW_IOCTL_DEF(VMW_SYNCCPU,
218 vmw_user_dmabuf_synccpu_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200219 DRM_RENDER_ALLOW),
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700220 VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
221 vmw_extended_context_define_ioctl,
Daniel Vetterf8c47142015-09-08 13:56:30 +0200222 DRM_AUTH | DRM_RENDER_ALLOW),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000223};
224
225static struct pci_device_id vmw_pci_id_list[] = {
226 {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
227 {0, 0, 0}
228};
Dave Airliec4903422012-08-28 21:40:51 -0400229MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000230
Dave Airlie5d2afab2012-08-28 21:38:49 -0400231static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700232static int vmw_force_iommu;
233static int vmw_restrict_iommu;
234static int vmw_force_coherent;
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100235static int vmw_restrict_dma_mask;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000236
237static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
238static void vmw_master_init(struct vmw_master *);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100239static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
240 void *ptr);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000241
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200242MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
243module_param_named(enable_fbdev, enable_fbdev, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700244MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
245module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
246MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
247module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
248MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
249module_param_named(force_coherent, vmw_force_coherent, int, 0600);
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100250MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
251module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700252
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200253
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000254static void vmw_print_capabilities(uint32_t capabilities)
255{
256 DRM_INFO("Capabilities:\n");
257 if (capabilities & SVGA_CAP_RECT_COPY)
258 DRM_INFO(" Rect copy.\n");
259 if (capabilities & SVGA_CAP_CURSOR)
260 DRM_INFO(" Cursor.\n");
261 if (capabilities & SVGA_CAP_CURSOR_BYPASS)
262 DRM_INFO(" Cursor bypass.\n");
263 if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
264 DRM_INFO(" Cursor bypass 2.\n");
265 if (capabilities & SVGA_CAP_8BIT_EMULATION)
266 DRM_INFO(" 8bit emulation.\n");
267 if (capabilities & SVGA_CAP_ALPHA_CURSOR)
268 DRM_INFO(" Alpha cursor.\n");
269 if (capabilities & SVGA_CAP_3D)
270 DRM_INFO(" 3D.\n");
271 if (capabilities & SVGA_CAP_EXTENDED_FIFO)
272 DRM_INFO(" Extended Fifo.\n");
273 if (capabilities & SVGA_CAP_MULTIMON)
274 DRM_INFO(" Multimon.\n");
275 if (capabilities & SVGA_CAP_PITCHLOCK)
276 DRM_INFO(" Pitchlock.\n");
277 if (capabilities & SVGA_CAP_IRQMASK)
278 DRM_INFO(" Irq mask.\n");
279 if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
280 DRM_INFO(" Display Topology.\n");
281 if (capabilities & SVGA_CAP_GMR)
282 DRM_INFO(" GMR.\n");
283 if (capabilities & SVGA_CAP_TRACES)
284 DRM_INFO(" Traces.\n");
Thomas Hellstromdcca2862011-08-31 07:42:51 +0000285 if (capabilities & SVGA_CAP_GMR2)
286 DRM_INFO(" GMR2.\n");
287 if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
288 DRM_INFO(" Screen Object 2.\n");
Thomas Hellstromc1234db2012-11-21 10:35:08 +0100289 if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
290 DRM_INFO(" Command Buffers.\n");
291 if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
292 DRM_INFO(" Command Buffers 2.\n");
293 if (capabilities & SVGA_CAP_GBOBJECTS)
294 DRM_INFO(" Guest Backed Resources.\n");
Sinclair Yeh8ce75f82015-07-08 21:20:39 -0700295 if (capabilities & SVGA_CAP_DX)
296 DRM_INFO(" DX Features.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000297}
298
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200299/**
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700300 * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200301 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700302 * @dev_priv: A device private structure.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200303 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700304 * This function creates a small buffer object that holds the query
305 * result for dummy queries emitted as query barriers.
306 * The function will then map the first page and initialize a pending
307 * occlusion query result structure, Finally it will unmap the buffer.
308 * No interruptible waits are done within this function.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200309 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700310 * Returns an error if bo creation or initialization fails.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200311 */
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700312static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200313{
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700314 int ret;
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700315 struct vmw_dma_buffer *vbo;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200316 struct ttm_bo_kmap_obj map;
317 volatile SVGA3dQueryResult *result;
318 bool dummy;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200319
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700320 /*
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700321 * Create the vbo as pinned, so that a tryreserve will
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700322 * immediately succeed. This is because we're the only
323 * user of the bo currently.
324 */
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700325 vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
326 if (!vbo)
327 return -ENOMEM;
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700328
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700329 ret = vmw_dmabuf_init(dev_priv, vbo, PAGE_SIZE,
330 &vmw_sys_ne_placement, false,
331 &vmw_dmabuf_bo_free);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200332 if (unlikely(ret != 0))
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700333 return ret;
334
Christian Königdfd5e502016-04-06 11:12:03 +0200335 ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700336 BUG_ON(ret != 0);
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700337 vmw_bo_pin_reserved(vbo, true);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200338
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700339 ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200340 if (likely(ret == 0)) {
341 result = ttm_kmap_obj_virtual(&map, &dummy);
342 result->totalSize = sizeof(*result);
343 result->state = SVGA3D_QUERYSTATE_PENDING;
344 result->result32 = 0xff;
345 ttm_bo_kunmap(&map);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700346 }
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700347 vmw_bo_pin_reserved(vbo, false);
348 ttm_bo_unreserve(&vbo->base);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700349
350 if (unlikely(ret != 0)) {
351 DRM_ERROR("Dummy query buffer map failed.\n");
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700352 vmw_dmabuf_unreference(&vbo);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700353 } else
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700354 dev_priv->dummy_query_bo = vbo;
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700355
356 return ret;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200357}
358
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700359/**
360 * vmw_request_device_late - Perform late device setup
361 *
362 * @dev_priv: Pointer to device private.
363 *
364 * This function performs setup of otables and enables large command
365 * buffer submission. These tasks are split out to a separate function
366 * because it reverts vmw_release_device_early and is intended to be used
367 * by an error path in the hibernation code.
368 */
369static int vmw_request_device_late(struct vmw_private *dev_priv)
370{
371 int ret;
372
373 if (dev_priv->has_mob) {
374 ret = vmw_otables_setup(dev_priv);
375 if (unlikely(ret != 0)) {
376 DRM_ERROR("Unable to initialize "
377 "guest Memory OBjects.\n");
378 return ret;
379 }
380 }
381
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700382 if (dev_priv->cman) {
383 ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
384 256*4096, 2*4096);
385 if (ret) {
386 struct vmw_cmdbuf_man *man = dev_priv->cman;
387
388 dev_priv->cman = NULL;
389 vmw_cmdbuf_man_destroy(man);
390 }
391 }
392
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700393 return 0;
394}
395
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000396static int vmw_request_device(struct vmw_private *dev_priv)
397{
398 int ret;
399
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000400 ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
401 if (unlikely(ret != 0)) {
402 DRM_ERROR("Unable to initialize FIFO.\n");
403 return ret;
404 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000405 vmw_fence_fifo_up(dev_priv->fman);
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700406 dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700407 if (IS_ERR(dev_priv->cman)) {
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700408 dev_priv->cman = NULL;
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700409 dev_priv->has_dx = false;
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100410 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700411
412 ret = vmw_request_device_late(dev_priv);
413 if (ret)
414 goto out_no_mob;
415
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200416 ret = vmw_dummy_query_bo_create(dev_priv);
417 if (unlikely(ret != 0))
418 goto out_no_query_bo;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000419
420 return 0;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200421
422out_no_query_bo:
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700423 if (dev_priv->cman)
424 vmw_cmdbuf_remove_pool(dev_priv->cman);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700425 if (dev_priv->has_mob) {
426 (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100427 vmw_otables_takedown(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700428 }
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700429 if (dev_priv->cman)
430 vmw_cmdbuf_man_destroy(dev_priv->cman);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100431out_no_mob:
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200432 vmw_fence_fifo_down(dev_priv->fman);
433 vmw_fifo_release(dev_priv, &dev_priv->fifo);
434 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000435}
436
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700437/**
438 * vmw_release_device_early - Early part of fifo takedown.
439 *
440 * @dev_priv: Pointer to device private struct.
441 *
442 * This is the first part of command submission takedown, to be called before
443 * buffer management is taken down.
444 */
445static void vmw_release_device_early(struct vmw_private *dev_priv)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000446{
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200447 /*
448 * Previous destructions should've released
449 * the pinned bo.
450 */
451
452 BUG_ON(dev_priv->pinned_bo != NULL);
453
Thomas Hellstrom459d0fa2015-06-26 00:25:37 -0700454 vmw_dmabuf_unreference(&dev_priv->dummy_query_bo);
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700455 if (dev_priv->cman)
456 vmw_cmdbuf_remove_pool(dev_priv->cman);
457
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700458 if (dev_priv->has_mob) {
459 ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100460 vmw_otables_takedown(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200461 }
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200462}
463
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000464/**
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700465 * vmw_release_device_late - Late part of fifo takedown.
466 *
467 * @dev_priv: Pointer to device private struct.
468 *
469 * This is the last part of the command submission takedown, to be called when
470 * command submission is no longer needed. It may wait on pending fences.
Thomas Hellstrom05730b32011-08-31 07:42:52 +0000471 */
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700472static void vmw_release_device_late(struct vmw_private *dev_priv)
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200473{
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000474 vmw_fence_fifo_down(dev_priv->fman);
Thomas Hellstrom3eab3d92015-06-25 11:57:56 -0700475 if (dev_priv->cman)
476 vmw_cmdbuf_man_destroy(dev_priv->cman);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200477
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000478 vmw_fifo_release(dev_priv, &dev_priv->fifo);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200479}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000480
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100481/**
482 * Sets the initial_[width|height] fields on the given vmw_private.
483 *
484 * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100485 * clamping the value to fb_max_[width|height] fields and the
486 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
487 * If the values appear to be invalid, set them to
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100488 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
489 */
490static void vmw_get_initial_size(struct vmw_private *dev_priv)
491{
492 uint32_t width;
493 uint32_t height;
494
495 width = vmw_read(dev_priv, SVGA_REG_WIDTH);
496 height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
497
498 width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100499 height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100500
501 if (width > dev_priv->fb_max_width ||
502 height > dev_priv->fb_max_height) {
503
504 /*
505 * This is a host error and shouldn't occur.
506 */
507
508 width = VMW_MIN_INITIAL_WIDTH;
509 height = VMW_MIN_INITIAL_HEIGHT;
510 }
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100511
512 dev_priv->initial_width = width;
513 dev_priv->initial_height = height;
514}
515
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700516/**
517 * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
518 * system.
519 *
520 * @dev_priv: Pointer to a struct vmw_private
521 *
522 * This functions tries to determine the IOMMU setup and what actions
523 * need to be taken by the driver to make system pages visible to the
524 * device.
525 * If this function decides that DMA is not possible, it returns -EINVAL.
526 * The driver may then try to disable features of the device that require
527 * DMA.
528 */
529static int vmw_dma_select_mode(struct vmw_private *dev_priv)
530{
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700531 static const char *names[vmw_dma_map_max] = {
532 [vmw_dma_phys] = "Using physical TTM page addresses.",
533 [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
534 [vmw_dma_map_populate] = "Keeping DMA mappings.",
535 [vmw_dma_map_bind] = "Giving up DMA mappings early."};
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800536#ifdef CONFIG_X86
537 const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700538
539#ifdef CONFIG_INTEL_IOMMU
540 if (intel_iommu_enabled) {
541 dev_priv->map_mode = vmw_dma_map_populate;
542 goto out_fixup;
543 }
544#endif
545
546 if (!(vmw_force_iommu || vmw_force_coherent)) {
547 dev_priv->map_mode = vmw_dma_phys;
548 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
549 return 0;
550 }
551
552 dev_priv->map_mode = vmw_dma_map_populate;
553
554 if (dma_ops->sync_single_for_cpu)
555 dev_priv->map_mode = vmw_dma_alloc_coherent;
556#ifdef CONFIG_SWIOTLB
557 if (swiotlb_nr_tbl() == 0)
558 dev_priv->map_mode = vmw_dma_map_populate;
559#endif
560
Dave Airlie21136942013-11-08 16:12:42 +1000561#ifdef CONFIG_INTEL_IOMMU
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700562out_fixup:
Dave Airlie21136942013-11-08 16:12:42 +1000563#endif
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700564 if (dev_priv->map_mode == vmw_dma_map_populate &&
565 vmw_restrict_iommu)
566 dev_priv->map_mode = vmw_dma_map_bind;
567
568 if (vmw_force_coherent)
569 dev_priv->map_mode = vmw_dma_alloc_coherent;
570
571#if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
572 /*
573 * No coherent page pool
574 */
575 if (dev_priv->map_mode == vmw_dma_alloc_coherent)
576 return -EINVAL;
577#endif
578
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800579#else /* CONFIG_X86 */
580 dev_priv->map_mode = vmw_dma_map_populate;
581#endif /* CONFIG_X86 */
582
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700583 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
584
585 return 0;
586}
587
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100588/**
589 * vmw_dma_masks - set required page- and dma masks
590 *
591 * @dev: Pointer to struct drm-device
592 *
593 * With 32-bit we can only handle 32 bit PFNs. Optionally set that
594 * restriction also for 64-bit systems.
595 */
596#ifdef CONFIG_INTEL_IOMMU
597static int vmw_dma_masks(struct vmw_private *dev_priv)
598{
599 struct drm_device *dev = dev_priv->dev;
600
601 if (intel_iommu_enabled &&
602 (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
603 DRM_INFO("Restricting DMA addresses to 44 bits.\n");
604 return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
605 }
606 return 0;
607}
608#else
609static int vmw_dma_masks(struct vmw_private *dev_priv)
610{
611 return 0;
612}
613#endif
614
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000615static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
616{
617 struct vmw_private *dev_priv;
618 int ret;
Peter Hanzelc1886602010-01-30 03:38:07 +0000619 uint32_t svga_id;
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000620 enum vmw_res_type i;
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700621 bool refuse_dma = false;
Sinclair Yehf9217912016-04-27 19:11:18 -0700622 char host_log[100] = {0};
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000623
624 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
625 if (unlikely(dev_priv == NULL)) {
626 DRM_ERROR("Failed allocating a device private struct.\n");
627 return -ENOMEM;
628 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000629
Dave Airlie466e69b2011-12-19 11:15:29 +0000630 pci_set_master(dev->pdev);
631
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000632 dev_priv->dev = dev;
633 dev_priv->vmw_chipset = chipset;
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000634 dev_priv->last_read_seqno = (uint32_t) -100;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000635 mutex_init(&dev_priv->cmdbuf_mutex);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200636 mutex_init(&dev_priv->release_mutex);
Thomas Hellstrom173fb7d2013-10-08 02:32:36 -0700637 mutex_init(&dev_priv->binding_mutex);
Thomas Hellstrom93cd1682016-05-03 11:24:35 +0200638 mutex_init(&dev_priv->global_kms_state_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000639 rwlock_init(&dev_priv->resource_lock);
Thomas Hellstrom294adf72014-02-27 12:34:51 +0100640 ttm_lock_init(&dev_priv->reservation_sem);
Thomas Hellstrom496eb6f2015-01-14 02:33:39 -0800641 spin_lock_init(&dev_priv->hw_lock);
642 spin_lock_init(&dev_priv->waiter_lock);
643 spin_lock_init(&dev_priv->cap_lock);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700644 spin_lock_init(&dev_priv->svga_lock);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000645
646 for (i = vmw_res_context; i < vmw_res_max; ++i) {
647 idr_init(&dev_priv->res_idr[i]);
648 INIT_LIST_HEAD(&dev_priv->res_lru[i]);
649 }
650
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000651 mutex_init(&dev_priv->init_mutex);
652 init_waitqueue_head(&dev_priv->fence_queue);
653 init_waitqueue_head(&dev_priv->fifo_queue);
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000654 dev_priv->fence_queue_waiters = 0;
Thomas Hellstromd2e88512015-10-28 19:07:35 +0100655 dev_priv->fifo_queue_waiters = 0;
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000656
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200657 dev_priv->used_memory_size = 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000658
659 dev_priv->io_start = pci_resource_start(dev->pdev, 0);
660 dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
661 dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
662
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200663 dev_priv->enable_fb = enable_fbdev;
664
Peter Hanzelc1886602010-01-30 03:38:07 +0000665 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
666 svga_id = vmw_read(dev_priv, SVGA_REG_ID);
667 if (svga_id != SVGA_ID_2) {
668 ret = -ENOSYS;
Masanari Iida49625902012-02-05 22:50:36 +0900669 DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
Peter Hanzelc1886602010-01-30 03:38:07 +0000670 goto out_err0;
671 }
672
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000673 dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700674 ret = vmw_dma_select_mode(dev_priv);
675 if (unlikely(ret != 0)) {
676 DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
677 refuse_dma = true;
678 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000679
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200680 dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
681 dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
682 dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
683 dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100684
685 vmw_get_initial_size(dev_priv);
686
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100687 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000688 dev_priv->max_gmr_ids =
689 vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000690 dev_priv->max_gmr_pages =
691 vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
692 dev_priv->memory_size =
693 vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200694 dev_priv->memory_size -= dev_priv->vram_size;
695 } else {
696 /*
697 * An arbitrary limit of 512MiB on surface
698 * memory. But all HWV8 hardware supports GMR2.
699 */
700 dev_priv->memory_size = 512*1024*1024;
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000701 }
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100702 dev_priv->max_mob_pages = 0;
Charmaine Lee857aea12014-02-12 12:07:38 +0100703 dev_priv->max_mob_size = 0;
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100704 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
705 uint64_t mem_size =
706 vmw_read(dev_priv,
707 SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
708
Sinclair Yeh7c20d212016-06-29 11:29:47 -0700709 /*
710 * Workaround for low memory 2D VMs to compensate for the
711 * allocation taken by fbdev
712 */
713 if (!(dev_priv->capabilities & SVGA_CAP_3D))
714 mem_size *= 2;
715
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100716 dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100717 dev_priv->prim_bb_mem =
718 vmw_read(dev_priv,
719 SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
Charmaine Lee857aea12014-02-12 12:07:38 +0100720 dev_priv->max_mob_size =
721 vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
Sinclair Yeh35c05122015-06-26 01:42:06 -0700722 dev_priv->stdu_max_width =
723 vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
724 dev_priv->stdu_max_height =
725 vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
726
727 vmw_write(dev_priv, SVGA_REG_DEV_CAP,
728 SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
729 dev_priv->texture_max_width = vmw_read(dev_priv,
730 SVGA_REG_DEV_CAP);
731 vmw_write(dev_priv, SVGA_REG_DEV_CAP,
732 SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
733 dev_priv->texture_max_height = vmw_read(dev_priv,
734 SVGA_REG_DEV_CAP);
Thomas Hellstromdf45e9d2015-08-12 09:30:09 -0700735 } else {
736 dev_priv->texture_max_width = 8192;
737 dev_priv->texture_max_height = 8192;
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100738 dev_priv->prim_bb_mem = dev_priv->vram_size;
Thomas Hellstromdf45e9d2015-08-12 09:30:09 -0700739 }
740
Sinclair Yeh35c05122015-06-26 01:42:06 -0700741 vmw_print_capabilities(dev_priv->capabilities);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000742
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100743 ret = vmw_dma_masks(dev_priv);
Thomas Hellstrom496eb6f2015-01-14 02:33:39 -0800744 if (unlikely(ret != 0))
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100745 goto out_err0;
746
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100747 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000748 DRM_INFO("Max GMR ids is %u\n",
749 (unsigned)dev_priv->max_gmr_ids);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000750 DRM_INFO("Max number of GMR pages is %u\n",
751 (unsigned)dev_priv->max_gmr_pages);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200752 DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
753 (unsigned)dev_priv->memory_size / 1024);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000754 }
Thomas Hellstrombc2d6502012-11-21 10:32:36 +0100755 DRM_INFO("Maximum display memory size is %u kiB\n",
756 dev_priv->prim_bb_mem / 1024);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000757 DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
758 dev_priv->vram_start, dev_priv->vram_size / 1024);
759 DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
760 dev_priv->mmio_start, dev_priv->mmio_size / 1024);
761
762 ret = vmw_ttm_global_init(dev_priv);
763 if (unlikely(ret != 0))
764 goto out_err0;
765
766
767 vmw_master_init(&dev_priv->fbdev_master);
768 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
769 dev_priv->active_master = &dev_priv->fbdev_master;
770
Thomas Hellstromb76ff5e2015-10-28 10:44:04 +0100771 dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
772 dev_priv->mmio_size, MEMREMAP_WB);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000773
774 if (unlikely(dev_priv->mmio_virt == NULL)) {
775 ret = -ENOMEM;
776 DRM_ERROR("Failed mapping MMIO.\n");
777 goto out_err3;
778 }
779
Jakob Bornecrantzd7e19582010-05-28 11:21:59 +0200780 /* Need mmio memory to check for fifo pitchlock cap. */
781 if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
782 !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
783 !vmw_fifo_have_pitchlock(dev_priv)) {
784 ret = -ENOSYS;
785 DRM_ERROR("Hardware has no pitchlock\n");
786 goto out_err4;
787 }
788
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000789 dev_priv->tdev = ttm_object_device_init
Thomas Hellstrom69977ff2013-11-13 01:50:46 -0800790 (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000791
792 if (unlikely(dev_priv->tdev == NULL)) {
793 DRM_ERROR("Unable to initialize TTM object management.\n");
794 ret = -ENOMEM;
795 goto out_err4;
796 }
797
798 dev->dev_private = dev_priv;
799
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000800 ret = pci_request_regions(dev->pdev, "vmwgfx probe");
801 dev_priv->stealth = (ret != 0);
802 if (dev_priv->stealth) {
803 /**
804 * Request at least the mmio PCI resource.
805 */
806
807 DRM_INFO("It appears like vesafb is loaded. "
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000808 "Ignore above error if any.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000809 ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
810 if (unlikely(ret != 0)) {
811 DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
812 goto out_no_device;
813 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000814 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000815
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000816 if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100817 ret = drm_irq_install(dev, dev->pdev->irq);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000818 if (ret != 0) {
819 DRM_ERROR("Failed installing irq: %d\n", ret);
820 goto out_no_irq;
821 }
822 }
823
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000824 dev_priv->fman = vmw_fence_manager_init(dev_priv);
Wei Yongjun14bbf202013-08-26 15:15:37 +0800825 if (unlikely(dev_priv->fman == NULL)) {
826 ret = -ENOMEM;
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000827 goto out_no_fman;
Wei Yongjun14bbf202013-08-26 15:15:37 +0800828 }
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200829
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700830 ret = ttm_bo_device_init(&dev_priv->bdev,
831 dev_priv->bo_global_ref.ref.object,
832 &vmw_bo_driver,
833 dev->anon_inode->i_mapping,
834 VMWGFX_FILE_PAGE_OFFSET,
835 false);
836 if (unlikely(ret != 0)) {
837 DRM_ERROR("Failed initializing TTM buffer object driver.\n");
838 goto out_no_bdev;
839 }
Thomas Hellstrom34583902015-03-05 02:33:24 -0800840
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700841 /*
842 * Enable VRAM, but initially don't use it until SVGA is enabled and
843 * unhidden.
844 */
Thomas Hellstrom34583902015-03-05 02:33:24 -0800845 ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
846 (dev_priv->vram_size >> PAGE_SHIFT));
847 if (unlikely(ret != 0)) {
848 DRM_ERROR("Failed initializing memory manager for VRAM.\n");
849 goto out_no_vram;
850 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700851 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
Thomas Hellstrom34583902015-03-05 02:33:24 -0800852
853 dev_priv->has_gmr = true;
854 if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
855 refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
856 VMW_PL_GMR) != 0) {
857 DRM_INFO("No GMR memory available. "
858 "Graphics memory resources are very limited.\n");
859 dev_priv->has_gmr = false;
860 }
861
862 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
863 dev_priv->has_mob = true;
864 if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
865 VMW_PL_MOB) != 0) {
866 DRM_INFO("No MOB memory available. "
867 "3D will be disabled.\n");
868 dev_priv->has_mob = false;
869 }
870 }
871
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700872 if (dev_priv->has_mob) {
873 spin_lock(&dev_priv->cap_lock);
874 vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DX);
875 dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
876 spin_unlock(&dev_priv->cap_lock);
877 }
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200878
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700879
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200880 ret = vmw_kms_init(dev_priv);
881 if (unlikely(ret != 0))
882 goto out_no_kms;
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000883 vmw_overlay_init(dev_priv);
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200884
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700885 ret = vmw_request_device(dev_priv);
886 if (ret)
887 goto out_no_fifo;
888
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700889 DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
890
Sinclair Yehf9217912016-04-27 19:11:18 -0700891 snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
892 VMWGFX_REPO, VMWGFX_GIT_VERSION);
893 vmw_host_log(host_log);
894
895 memset(host_log, 0, sizeof(host_log));
896 snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
897 VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
898 VMWGFX_DRIVER_PATCHLEVEL);
899 vmw_host_log(host_log);
900
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200901 if (dev_priv->enable_fb) {
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700902 vmw_fifo_resource_inc(dev_priv);
903 vmw_svga_enable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200904 vmw_fb_init(dev_priv);
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200905 }
906
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100907 dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
908 register_pm_notifier(&dev_priv->pm_nb);
909
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000910 return 0;
911
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000912out_no_fifo:
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200913 vmw_overlay_close(dev_priv);
914 vmw_kms_close(dev_priv);
915out_no_kms:
Thomas Hellstrom34583902015-03-05 02:33:24 -0800916 if (dev_priv->has_mob)
917 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
918 if (dev_priv->has_gmr)
919 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
920 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
921out_no_vram:
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700922 (void)ttm_bo_device_release(&dev_priv->bdev);
923out_no_bdev:
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000924 vmw_fence_manager_takedown(dev_priv->fman);
925out_no_fman:
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000926 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
927 drm_irq_uninstall(dev_priv->dev);
928out_no_irq:
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200929 if (dev_priv->stealth)
930 pci_release_region(dev->pdev, 2);
931 else
932 pci_release_regions(dev->pdev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000933out_no_device:
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000934 ttm_object_device_release(&dev_priv->tdev);
935out_err4:
Thomas Hellstromb76ff5e2015-10-28 10:44:04 +0100936 memunmap(dev_priv->mmio_virt);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000937out_err3:
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000938 vmw_ttm_global_release(dev_priv);
939out_err0:
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000940 for (i = vmw_res_context; i < vmw_res_max; ++i)
941 idr_destroy(&dev_priv->res_idr[i]);
942
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700943 if (dev_priv->ctx.staged_bindings)
944 vmw_binding_state_free(dev_priv->ctx.staged_bindings);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000945 kfree(dev_priv);
946 return ret;
947}
948
949static int vmw_driver_unload(struct drm_device *dev)
950{
951 struct vmw_private *dev_priv = vmw_priv(dev);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000952 enum vmw_res_type i;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000953
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100954 unregister_pm_notifier(&dev_priv->pm_nb);
955
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000956 if (dev_priv->ctx.res_ht_initialized)
957 drm_ht_remove(&dev_priv->ctx.res_ht);
Markus Elfringa3a1a662014-11-19 17:50:19 +0100958 vfree(dev_priv->ctx.cmd_bounce);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200959 if (dev_priv->enable_fb) {
Sinclair Yeh05c95012015-08-11 22:53:39 -0700960 vmw_fb_off(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200961 vmw_fb_close(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700962 vmw_fifo_resource_dec(dev_priv);
963 vmw_svga_disable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200964 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700965
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000966 vmw_kms_close(dev_priv);
967 vmw_overlay_close(dev_priv);
Thomas Hellstrom34583902015-03-05 02:33:24 -0800968
Thomas Hellstrom34583902015-03-05 02:33:24 -0800969 if (dev_priv->has_gmr)
970 (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
971 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
972
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700973 vmw_release_device_early(dev_priv);
974 if (dev_priv->has_mob)
975 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
976 (void) ttm_bo_device_release(&dev_priv->bdev);
977 vmw_release_device_late(dev_priv);
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000978 vmw_fence_manager_takedown(dev_priv->fman);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000979 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
980 drm_irq_uninstall(dev_priv->dev);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000981 if (dev_priv->stealth)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000982 pci_release_region(dev->pdev, 2);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000983 else
984 pci_release_regions(dev->pdev);
985
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000986 ttm_object_device_release(&dev_priv->tdev);
Thomas Hellstromb76ff5e2015-10-28 10:44:04 +0100987 memunmap(dev_priv->mmio_virt);
Thomas Hellstromd80efd52015-08-10 10:39:35 -0700988 if (dev_priv->ctx.staged_bindings)
989 vmw_binding_state_free(dev_priv->ctx.staged_bindings);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000990 vmw_ttm_global_release(dev_priv);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000991
992 for (i = vmw_res_context; i < vmw_res_max; ++i)
993 idr_destroy(&dev_priv->res_idr[i]);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000994
995 kfree(dev_priv);
996
997 return 0;
998}
999
1000static void vmw_postclose(struct drm_device *dev,
1001 struct drm_file *file_priv)
1002{
1003 struct vmw_fpriv *vmw_fp;
1004
1005 vmw_fp = vmw_fpriv(file_priv);
Thomas Hellstromc4249852013-10-09 01:42:51 -07001006
1007 if (vmw_fp->locked_master) {
1008 struct vmw_master *vmaster =
1009 vmw_master(vmw_fp->locked_master);
1010
1011 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1012 ttm_vt_unlock(&vmaster->lock);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001013 drm_master_put(&vmw_fp->locked_master);
Thomas Hellstromc4249852013-10-09 01:42:51 -07001014 }
1015
1016 ttm_object_file_release(&vmw_fp->tfile);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001017 kfree(vmw_fp);
1018}
1019
1020static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
1021{
1022 struct vmw_private *dev_priv = vmw_priv(dev);
1023 struct vmw_fpriv *vmw_fp;
1024 int ret = -ENOMEM;
1025
1026 vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
1027 if (unlikely(vmw_fp == NULL))
1028 return ret;
1029
1030 vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
1031 if (unlikely(vmw_fp->tfile == NULL))
1032 goto out_no_tfile;
1033
1034 file_priv->driver_priv = vmw_fp;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001035
1036 return 0;
1037
1038out_no_tfile:
1039 kfree(vmw_fp);
1040 return ret;
1041}
1042
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001043static struct vmw_master *vmw_master_check(struct drm_device *dev,
1044 struct drm_file *file_priv,
1045 unsigned int flags)
1046{
1047 int ret;
1048 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1049 struct vmw_master *vmaster;
1050
1051 if (file_priv->minor->type != DRM_MINOR_LEGACY ||
1052 !(flags & DRM_AUTH))
1053 return NULL;
1054
1055 ret = mutex_lock_interruptible(&dev->master_mutex);
1056 if (unlikely(ret != 0))
1057 return ERR_PTR(-ERESTARTSYS);
1058
Dave Airlie7963e9d2014-08-08 07:30:53 +10001059 if (file_priv->is_master) {
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001060 mutex_unlock(&dev->master_mutex);
1061 return NULL;
1062 }
1063
1064 /*
Thomas Hellstromaa3469c2015-08-27 10:06:24 -07001065 * Check if we were previously master, but now dropped. In that
1066 * case, allow at least render node functionality.
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001067 */
1068 if (vmw_fp->locked_master) {
1069 mutex_unlock(&dev->master_mutex);
Thomas Hellstromaa3469c2015-08-27 10:06:24 -07001070
1071 if (flags & DRM_RENDER_ALLOW)
1072 return NULL;
1073
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001074 DRM_ERROR("Dropped master trying to access ioctl that "
1075 "requires authentication.\n");
1076 return ERR_PTR(-EACCES);
1077 }
1078 mutex_unlock(&dev->master_mutex);
1079
1080 /*
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001081 * Take the TTM lock. Possibly sleep waiting for the authenticating
1082 * master to become master again, or for a SIGTERM if the
1083 * authenticating master exits.
1084 */
1085 vmaster = vmw_master(file_priv->master);
1086 ret = ttm_read_lock(&vmaster->lock, true);
1087 if (unlikely(ret != 0))
1088 vmaster = ERR_PTR(ret);
1089
1090 return vmaster;
1091}
1092
1093static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
1094 unsigned long arg,
1095 long (*ioctl_func)(struct file *, unsigned int,
1096 unsigned long))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001097{
1098 struct drm_file *file_priv = filp->private_data;
1099 struct drm_device *dev = file_priv->minor->dev;
1100 unsigned int nr = DRM_IOCTL_NR(cmd);
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001101 struct vmw_master *vmaster;
1102 unsigned int flags;
1103 long ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001104
1105 /*
Thomas Hellstrome1f78002009-12-08 12:57:51 +01001106 * Do extra checking on driver private ioctls.
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001107 */
1108
1109 if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
1110 && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
Rob Clarkbaa70942013-08-02 13:27:49 -04001111 const struct drm_ioctl_desc *ioctl =
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001112 &vmw_ioctls[nr - DRM_COMMAND_BASE];
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001113
Thomas Hellstromd80efd52015-08-10 10:39:35 -07001114 if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
1115 ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
1116 if (unlikely(ret != 0))
1117 return ret;
1118
1119 if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
1120 goto out_io_encoding;
1121
1122 return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
1123 _IOC_SIZE(cmd));
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001124 }
Thomas Hellstromd80efd52015-08-10 10:39:35 -07001125
1126 if (unlikely(ioctl->cmd != cmd))
1127 goto out_io_encoding;
1128
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001129 flags = ioctl->flags;
1130 } else if (!drm_ioctl_flags(nr, &flags))
1131 return -EINVAL;
1132
1133 vmaster = vmw_master_check(dev, file_priv, flags);
Viresh Kumar55579cf2015-07-31 14:08:24 +05301134 if (IS_ERR(vmaster)) {
Thomas Hellstrome338c4c2014-11-25 08:20:05 +01001135 ret = PTR_ERR(vmaster);
1136
1137 if (ret != -ERESTARTSYS)
1138 DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
1139 nr, ret);
1140 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001141 }
1142
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001143 ret = ioctl_func(filp, cmd, arg);
1144 if (vmaster)
1145 ttm_read_unlock(&vmaster->lock);
1146
1147 return ret;
Thomas Hellstromd80efd52015-08-10 10:39:35 -07001148
1149out_io_encoding:
1150 DRM_ERROR("Invalid command format, ioctl %d\n",
1151 nr - DRM_COMMAND_BASE);
1152
1153 return -EINVAL;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001154}
1155
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001156static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
1157 unsigned long arg)
1158{
1159 return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
1160}
1161
1162#ifdef CONFIG_COMPAT
1163static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
1164 unsigned long arg)
1165{
1166 return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
1167}
1168#endif
1169
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001170static void vmw_lastclose(struct drm_device *dev)
1171{
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001172}
1173
1174static void vmw_master_init(struct vmw_master *vmaster)
1175{
1176 ttm_lock_init(&vmaster->lock);
1177}
1178
1179static int vmw_master_create(struct drm_device *dev,
1180 struct drm_master *master)
1181{
1182 struct vmw_master *vmaster;
1183
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001184 vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
1185 if (unlikely(vmaster == NULL))
1186 return -ENOMEM;
1187
Thomas Hellstrom3a939a52010-10-05 12:43:03 +02001188 vmw_master_init(vmaster);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001189 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1190 master->driver_priv = vmaster;
1191
1192 return 0;
1193}
1194
1195static void vmw_master_destroy(struct drm_device *dev,
1196 struct drm_master *master)
1197{
1198 struct vmw_master *vmaster = vmw_master(master);
1199
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001200 master->driver_priv = NULL;
1201 kfree(vmaster);
1202}
1203
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001204static int vmw_master_set(struct drm_device *dev,
1205 struct drm_file *file_priv,
1206 bool from_open)
1207{
1208 struct vmw_private *dev_priv = vmw_priv(dev);
1209 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1210 struct vmw_master *active = dev_priv->active_master;
1211 struct vmw_master *vmaster = vmw_master(file_priv->master);
1212 int ret = 0;
1213
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001214 if (active) {
1215 BUG_ON(active != &dev_priv->fbdev_master);
1216 ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
1217 if (unlikely(ret != 0))
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001218 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001219
1220 ttm_lock_set_kill(&active->lock, true, SIGTERM);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001221 dev_priv->active_master = NULL;
1222 }
1223
1224 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
1225 if (!from_open) {
1226 ttm_vt_unlock(&vmaster->lock);
1227 BUG_ON(vmw_fp->locked_master != file_priv->master);
1228 drm_master_put(&vmw_fp->locked_master);
1229 }
1230
1231 dev_priv->active_master = vmaster;
Thomas Hellstrom5ea17342016-02-12 10:01:28 +01001232 drm_sysfs_hotplug_event(dev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001233
1234 return 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001235}
1236
1237static void vmw_master_drop(struct drm_device *dev,
1238 struct drm_file *file_priv,
1239 bool from_release)
1240{
1241 struct vmw_private *dev_priv = vmw_priv(dev);
1242 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1243 struct vmw_master *vmaster = vmw_master(file_priv->master);
1244 int ret;
1245
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001246 /**
1247 * Make sure the master doesn't disappear while we have
1248 * it locked.
1249 */
1250
1251 vmw_fp->locked_master = drm_master_get(file_priv->master);
1252 ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
Thomas Hellstrom8fbf9d92015-11-26 19:45:16 +01001253 vmw_kms_legacy_hotspot_clear(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001254 if (unlikely((ret != 0))) {
1255 DRM_ERROR("Unable to lock TTM at VT switch.\n");
1256 drm_master_put(&vmw_fp->locked_master);
1257 }
1258
Thomas Hellstromc4249852013-10-09 01:42:51 -07001259 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001260
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001261 if (!dev_priv->enable_fb)
1262 vmw_svga_disable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001263
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001264 dev_priv->active_master = &dev_priv->fbdev_master;
1265 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
1266 ttm_vt_unlock(&dev_priv->fbdev_master.lock);
1267
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001268 if (dev_priv->enable_fb)
1269 vmw_fb_on(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001270}
1271
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001272/**
1273 * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1274 *
1275 * @dev_priv: Pointer to device private struct.
1276 * Needs the reservation sem to be held in non-exclusive mode.
1277 */
Thomas Hellstromb9eb1a62015-04-02 02:39:45 -07001278static void __vmw_svga_enable(struct vmw_private *dev_priv)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001279{
1280 spin_lock(&dev_priv->svga_lock);
1281 if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1282 vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
1283 dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
1284 }
1285 spin_unlock(&dev_priv->svga_lock);
1286}
1287
1288/**
1289 * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1290 *
1291 * @dev_priv: Pointer to device private struct.
1292 */
1293void vmw_svga_enable(struct vmw_private *dev_priv)
1294{
1295 ttm_read_lock(&dev_priv->reservation_sem, false);
1296 __vmw_svga_enable(dev_priv);
1297 ttm_read_unlock(&dev_priv->reservation_sem);
1298}
1299
1300/**
1301 * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
1302 *
1303 * @dev_priv: Pointer to device private struct.
1304 * Needs the reservation sem to be held in exclusive mode.
1305 * Will not empty VRAM. VRAM must be emptied by caller.
1306 */
Thomas Hellstromb9eb1a62015-04-02 02:39:45 -07001307static void __vmw_svga_disable(struct vmw_private *dev_priv)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001308{
1309 spin_lock(&dev_priv->svga_lock);
1310 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1311 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
1312 vmw_write(dev_priv, SVGA_REG_ENABLE,
Sinclair Yeh8ce75f82015-07-08 21:20:39 -07001313 SVGA_REG_ENABLE_HIDE |
1314 SVGA_REG_ENABLE_ENABLE);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001315 }
1316 spin_unlock(&dev_priv->svga_lock);
1317}
1318
1319/**
1320 * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
1321 * running.
1322 *
1323 * @dev_priv: Pointer to device private struct.
1324 * Will empty VRAM.
1325 */
1326void vmw_svga_disable(struct vmw_private *dev_priv)
1327{
1328 ttm_write_lock(&dev_priv->reservation_sem, false);
1329 spin_lock(&dev_priv->svga_lock);
1330 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1331 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001332 spin_unlock(&dev_priv->svga_lock);
1333 if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
1334 DRM_ERROR("Failed evicting VRAM buffers.\n");
Sinclair Yeh8ce75f82015-07-08 21:20:39 -07001335 vmw_write(dev_priv, SVGA_REG_ENABLE,
1336 SVGA_REG_ENABLE_HIDE |
1337 SVGA_REG_ENABLE_ENABLE);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001338 } else
1339 spin_unlock(&dev_priv->svga_lock);
1340 ttm_write_unlock(&dev_priv->reservation_sem);
1341}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001342
1343static void vmw_remove(struct pci_dev *pdev)
1344{
1345 struct drm_device *dev = pci_get_drvdata(pdev);
1346
Thomas Hellstromfd3e4d62015-03-10 11:07:40 -07001347 pci_disable_device(pdev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001348 drm_put_dev(dev);
1349}
1350
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001351static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
1352 void *ptr)
1353{
1354 struct vmw_private *dev_priv =
1355 container_of(nb, struct vmw_private, pm_nb);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001356
1357 switch (val) {
1358 case PM_HIBERNATION_PREPARE:
Thomas Hellstroma2787242015-06-29 12:55:07 -07001359 if (dev_priv->enable_fb)
1360 vmw_fb_off(dev_priv);
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001361 ttm_suspend_lock(&dev_priv->reservation_sem);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001362
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001363 /*
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001364 * This empties VRAM and unbinds all GMR bindings.
1365 * Buffer contents is moved to swappable memory.
1366 */
Thomas Hellstromc0951b72012-11-20 12:19:35 +00001367 vmw_execbuf_release_pinned_bo(dev_priv);
1368 vmw_resource_evict_all(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001369 vmw_release_device_early(dev_priv);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001370 ttm_bo_swapout_all(&dev_priv->bdev);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001371 vmw_fence_fifo_down(dev_priv->fman);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001372 break;
1373 case PM_POST_HIBERNATION:
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001374 case PM_POST_RESTORE:
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001375 vmw_fence_fifo_up(dev_priv->fman);
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001376 ttm_suspend_unlock(&dev_priv->reservation_sem);
Thomas Hellstroma2787242015-06-29 12:55:07 -07001377 if (dev_priv->enable_fb)
1378 vmw_fb_on(dev_priv);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001379 break;
1380 case PM_RESTORE_PREPARE:
1381 break;
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001382 default:
1383 break;
1384 }
1385 return 0;
1386}
1387
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001388static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001389{
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001390 struct drm_device *dev = pci_get_drvdata(pdev);
1391 struct vmw_private *dev_priv = vmw_priv(dev);
1392
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001393 if (dev_priv->refuse_hibernation)
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001394 return -EBUSY;
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001395
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001396 pci_save_state(pdev);
1397 pci_disable_device(pdev);
1398 pci_set_power_state(pdev, PCI_D3hot);
1399 return 0;
1400}
1401
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001402static int vmw_pci_resume(struct pci_dev *pdev)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001403{
1404 pci_set_power_state(pdev, PCI_D0);
1405 pci_restore_state(pdev);
1406 return pci_enable_device(pdev);
1407}
1408
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001409static int vmw_pm_suspend(struct device *kdev)
1410{
1411 struct pci_dev *pdev = to_pci_dev(kdev);
1412 struct pm_message dummy;
1413
1414 dummy.event = 0;
1415
1416 return vmw_pci_suspend(pdev, dummy);
1417}
1418
1419static int vmw_pm_resume(struct device *kdev)
1420{
1421 struct pci_dev *pdev = to_pci_dev(kdev);
1422
1423 return vmw_pci_resume(pdev);
1424}
1425
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001426static int vmw_pm_freeze(struct device *kdev)
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001427{
1428 struct pci_dev *pdev = to_pci_dev(kdev);
1429 struct drm_device *dev = pci_get_drvdata(pdev);
1430 struct vmw_private *dev_priv = vmw_priv(dev);
1431
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001432 dev_priv->suspended = true;
1433 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001434 vmw_fifo_resource_dec(dev_priv);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001435
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001436 if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
1437 DRM_ERROR("Can't hibernate while 3D resources are active.\n");
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001438 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001439 vmw_fifo_resource_inc(dev_priv);
1440 WARN_ON(vmw_request_device_late(dev_priv));
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001441 dev_priv->suspended = false;
1442 return -EBUSY;
1443 }
1444
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001445 if (dev_priv->enable_fb)
1446 __vmw_svga_disable(dev_priv);
1447
1448 vmw_release_device_late(dev_priv);
1449
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001450 return 0;
1451}
1452
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001453static int vmw_pm_restore(struct device *kdev)
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001454{
1455 struct pci_dev *pdev = to_pci_dev(kdev);
1456 struct drm_device *dev = pci_get_drvdata(pdev);
1457 struct vmw_private *dev_priv = vmw_priv(dev);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001458 int ret;
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001459
Thomas Hellstrom95e8f6a2012-11-09 10:05:57 +01001460 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
1461 (void) vmw_read(dev_priv, SVGA_REG_ID);
Thomas Hellstrom95e8f6a2012-11-09 10:05:57 +01001462
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001463 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001464 vmw_fifo_resource_inc(dev_priv);
1465
1466 ret = vmw_request_device(dev_priv);
1467 if (ret)
1468 return ret;
1469
1470 if (dev_priv->enable_fb)
1471 __vmw_svga_enable(dev_priv);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001472
1473 dev_priv->suspended = false;
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001474
1475 return 0;
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001476}
1477
1478static const struct dev_pm_ops vmw_pm_ops = {
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001479 .freeze = vmw_pm_freeze,
1480 .thaw = vmw_pm_restore,
1481 .restore = vmw_pm_restore,
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001482 .suspend = vmw_pm_suspend,
1483 .resume = vmw_pm_resume,
1484};
1485
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001486static const struct file_operations vmwgfx_driver_fops = {
1487 .owner = THIS_MODULE,
1488 .open = drm_open,
1489 .release = drm_release,
1490 .unlocked_ioctl = vmw_unlocked_ioctl,
1491 .mmap = vmw_mmap,
1492 .poll = vmw_fops_poll,
1493 .read = vmw_fops_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001494#if defined(CONFIG_COMPAT)
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001495 .compat_ioctl = vmw_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001496#endif
1497 .llseek = noop_llseek,
1498};
1499
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001500static struct drm_driver driver = {
1501 .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
Thomas Hellstrom03f80262014-03-20 13:06:34 +01001502 DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001503 .load = vmw_driver_load,
1504 .unload = vmw_driver_unload,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001505 .lastclose = vmw_lastclose,
1506 .irq_preinstall = vmw_irq_preinstall,
1507 .irq_postinstall = vmw_irq_postinstall,
1508 .irq_uninstall = vmw_irq_uninstall,
1509 .irq_handler = vmw_irq_handler,
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +02001510 .get_vblank_counter = vmw_get_vblank_counter,
Jakob Bornecrantz1c482ab2011-10-17 11:59:45 +02001511 .enable_vblank = vmw_enable_vblank,
1512 .disable_vblank = vmw_disable_vblank,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001513 .ioctls = vmw_ioctls,
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001514 .num_ioctls = ARRAY_SIZE(vmw_ioctls),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001515 .master_create = vmw_master_create,
1516 .master_destroy = vmw_master_destroy,
1517 .master_set = vmw_master_set,
1518 .master_drop = vmw_master_drop,
1519 .open = vmw_driver_open,
1520 .postclose = vmw_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001521 .set_busid = drm_pci_set_busid,
Dave Airlie5e1782d2012-08-28 01:53:54 +00001522
1523 .dumb_create = vmw_dumb_create,
1524 .dumb_map_offset = vmw_dumb_map_offset,
1525 .dumb_destroy = vmw_dumb_destroy,
1526
Thomas Hellstrom69977ff2013-11-13 01:50:46 -08001527 .prime_fd_to_handle = vmw_prime_fd_to_handle,
1528 .prime_handle_to_fd = vmw_prime_handle_to_fd,
1529
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001530 .fops = &vmwgfx_driver_fops,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001531 .name = VMWGFX_DRIVER_NAME,
1532 .desc = VMWGFX_DRIVER_DESC,
1533 .date = VMWGFX_DRIVER_DATE,
1534 .major = VMWGFX_DRIVER_MAJOR,
1535 .minor = VMWGFX_DRIVER_MINOR,
1536 .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
1537};
1538
Dave Airlie8410ea32010-12-15 03:16:38 +10001539static struct pci_driver vmw_pci_driver = {
1540 .name = VMWGFX_DRIVER_NAME,
1541 .id_table = vmw_pci_id_list,
1542 .probe = vmw_probe,
1543 .remove = vmw_remove,
1544 .driver = {
1545 .pm = &vmw_pm_ops
1546 }
1547};
1548
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001549static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1550{
Jordan Crousedcdb1672010-05-27 13:40:25 -06001551 return drm_get_pci_dev(pdev, ent, &driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001552}
1553
1554static int __init vmwgfx_init(void)
1555{
1556 int ret;
Rob Clark96c5d072014-10-15 15:00:47 -04001557
Rob Clark96c5d072014-10-15 15:00:47 -04001558 if (vgacon_text_force())
1559 return -EINVAL;
Rob Clark96c5d072014-10-15 15:00:47 -04001560
Dave Airlie8410ea32010-12-15 03:16:38 +10001561 ret = drm_pci_init(&driver, &vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001562 if (ret)
1563 DRM_ERROR("Failed initializing DRM.\n");
1564 return ret;
1565}
1566
1567static void __exit vmwgfx_exit(void)
1568{
Dave Airlie8410ea32010-12-15 03:16:38 +10001569 drm_pci_exit(&driver, &vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001570}
1571
1572module_init(vmwgfx_init);
1573module_exit(vmwgfx_exit);
1574
1575MODULE_AUTHOR("VMware Inc. and others");
1576MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
1577MODULE_LICENSE("GPL and additional rights");
Thomas Hellstrom73558ea2010-10-05 12:43:07 +02001578MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
1579 __stringify(VMWGFX_DRIVER_MINOR) "."
1580 __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
1581 "0");