blob: 5c6d5a3050eac65f1f2f89465d8398c971f866e4 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinas1b6ba462011-11-22 17:30:29 +000022#ifdef CONFIG_ARM_LPAE
23#include "proc-v7-3level.S"
24#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000025#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000026#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000027
Catalin Marinasbbe88882007-05-08 22:27:46 +010028ENTRY(cpu_v7_proc_init)
29 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010030ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010031
32ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010033 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
34 bic r0, r0, #0x1000 @ ...i............
35 bic r0, r0, #0x0006 @ .............ca.
36 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010037 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010038ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010039
40/*
41 * cpu_v7_reset(loc)
42 *
43 * Perform a soft reset of the system. Put the CPU into the
44 * same state as it would be if it had been reset, and branch
45 * to what would be the reset vector.
46 *
47 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010048 *
49 * This code must be executed using a flat identity mapping with
50 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010051 */
52 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000053 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010054ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010055 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
56 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010057 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010058 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
59 isb
Dave Martin153cd8e2012-10-16 11:54:00 +010060 bx r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010061ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000062 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010063
64/*
65 * cpu_v7_do_idle()
66 *
67 * Idle the processor (eg, wait for interrupt).
68 *
69 * IRQs are already disabled.
70 */
71ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000072 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010073 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010074 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010075ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010076
77ENTRY(cpu_v7_dcache_clean_area)
Will Deaconae8a8b92013-04-03 17:16:57 +010078 ALT_SMP(mov pc, lr) @ MP extensions imply L1 PTW
79 ALT_UP(W(nop))
Catalin Marinasbbe88882007-05-08 22:27:46 +010080 dcache_line_size r2, r3
811: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
82 add r0, r0, r2
83 subs r1, r1, r2
84 bhi 1b
85 dsb
Catalin Marinasbbe88882007-05-08 22:27:46 +010086 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010087ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010088
Dave Martin78a8f3c2011-06-23 17:26:19 +010089 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010090 .align
91
Russell Kingf6b0fa02011-02-06 15:48:39 +000092/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
93.globl cpu_v7_suspend_size
Catalin Marinas1b6ba462011-11-22 17:30:29 +000094.equ cpu_v7_suspend_size, 4 * 8
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +020095#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +000096ENTRY(cpu_v7_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +010097 stmfd sp!, {r4 - r10, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000098 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +010099 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
100 stmia r0!, {r4 - r5}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000101#ifdef CONFIG_MMU
Russell Kingf6b0fa02011-02-06 15:48:39 +0000102 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100103 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000104 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Will Deaconaa1aadc2012-02-23 13:51:38 +0000105#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100106 mrc p15, 0, r8, c1, c0, 0 @ Control register
107 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
108 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000109 stmia r0, {r6 - r11}
Russell Kingde8e71c2011-08-27 22:39:09 +0100110 ldmfd sp!, {r4 - r10, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000111ENDPROC(cpu_v7_do_suspend)
112
113ENTRY(cpu_v7_do_resume)
114 mov ip, #0
Russell Kingf6b0fa02011-02-06 15:48:39 +0000115 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100116 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
117 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000118 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100119 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000120 ldmia r0, {r6 - r11}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000121#ifdef CONFIG_MMU
122 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
Russell Kingf6b0fa02011-02-06 15:48:39 +0000123 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000124#ifndef CONFIG_ARM_LPAE
Russell Kingde8e71c2011-08-27 22:39:09 +0100125 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
126 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000127#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100128 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
129 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000130 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000131 ldr r4, =PRRR @ PRRR
132 ldr r5, =NMRR @ NMRR
133 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
134 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
Will Deaconaa1aadc2012-02-23 13:51:38 +0000135#endif /* CONFIG_MMU */
136 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
137 teq r4, r9 @ Is it already set?
138 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
139 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000140 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100141 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100142 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000143 b cpu_resume_mmu
144ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000145#endif
146
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100147#ifdef CONFIG_CPU_PJ4B
148 globl_equ cpu_pj4b_switch_mm, cpu_v7_switch_mm
149 globl_equ cpu_pj4b_set_pte_ext, cpu_v7_set_pte_ext
150 globl_equ cpu_pj4b_proc_init, cpu_v7_proc_init
151 globl_equ cpu_pj4b_proc_fin, cpu_v7_proc_fin
152 globl_equ cpu_pj4b_reset, cpu_v7_reset
153#ifdef CONFIG_PJ4B_ERRATA_4742
154ENTRY(cpu_pj4b_do_idle)
155 dsb @ WFI may enter a low-power mode
156 wfi
157 dsb @barrier
158 mov pc, lr
159ENDPROC(cpu_pj4b_do_idle)
160#else
161 globl_equ cpu_pj4b_do_idle, cpu_v7_do_idle
162#endif
163 globl_equ cpu_pj4b_dcache_clean_area, cpu_v7_dcache_clean_area
164 globl_equ cpu_pj4b_do_suspend, cpu_v7_do_suspend
165 globl_equ cpu_pj4b_do_resume, cpu_v7_do_resume
166 globl_equ cpu_pj4b_suspend_size, cpu_v7_suspend_size
167
168#endif
169
Catalin Marinasbbe88882007-05-08 22:27:46 +0100170/*
171 * __v7_setup
172 *
173 * Initialise TLB, Caches, and MMU state ready to switch the MMU
174 * on. Return in r0 the new CP15 C1 control register setting.
175 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100176 * This should be able to cover all ARMv7 cores.
177 *
178 * It is assumed that:
179 * - cache type register is implemented
180 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100181__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100182__v7_ca9mp_setup:
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000183__v7_cr7mp_setup:
184 mov r10, #(1 << 0) @ Cache/TLB ops broadcasting
Will Deacon7665d9d2011-01-12 17:10:45 +0000185 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100186__v7_ca7mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000187__v7_ca15mp_setup:
188 mov r10, #0
1891:
Jon Callan73b63ef2008-11-06 13:23:09 +0000190#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100191 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
192 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000193 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000194 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
195 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
196 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000197#endif
Haojian Zhuangd106de32013-01-05 13:57:38 +0100198 b __v7_setup
Gregory CLEMENTde490192012-10-03 11:58:07 +0200199
200__v7_pj4b_setup:
201#ifdef CONFIG_CPU_PJ4B
202
203/* Auxiliary Debug Modes Control 1 Register */
204#define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
205#define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
206#define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */
207#define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
208
209/* Auxiliary Debug Modes Control 2 Register */
210#define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
211#define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
212#define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
213#define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
214#define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
215#define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
216 PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
217
218/* Auxiliary Functional Modes Control Register 0 */
219#define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
220#define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
221#define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
222
223/* Auxiliary Debug Modes Control 0 Register */
224#define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
225
226 /* Auxiliary Debug Modes Control 1 Register */
227 mrc p15, 1, r0, c15, c1, 1
228 orr r0, r0, #PJ4B_CLEAN_LINE
229 orr r0, r0, #PJ4B_BCK_OFF_STREX
230 orr r0, r0, #PJ4B_INTER_PARITY
231 bic r0, r0, #PJ4B_STATIC_BP
232 mcr p15, 1, r0, c15, c1, 1
233
234 /* Auxiliary Debug Modes Control 2 Register */
235 mrc p15, 1, r0, c15, c1, 2
236 bic r0, r0, #PJ4B_FAST_LDR
237 orr r0, r0, #PJ4B_AUX_DBG_CTRL2
238 mcr p15, 1, r0, c15, c1, 2
239
240 /* Auxiliary Functional Modes Control Register 0 */
241 mrc p15, 1, r0, c15, c2, 0
242#ifdef CONFIG_SMP
243 orr r0, r0, #PJ4B_SMP_CFB
244#endif
245 orr r0, r0, #PJ4B_L1_PAR_CHK
246 orr r0, r0, #PJ4B_BROADCAST_CACHE
247 mcr p15, 1, r0, c15, c2, 0
248
249 /* Auxiliary Debug Modes Control 0 Register */
250 mrc p15, 1, r0, c15, c1, 0
251 orr r0, r0, #PJ4B_WFI_WFE
252 mcr p15, 1, r0, c15, c1, 0
253
254#endif /* CONFIG_CPU_PJ4B */
255
Daniel Walker14eff182010-09-17 16:42:10 +0100256__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100257 adr r12, __v7_setup_stack @ the local stack
258 stmia r12, {r0-r5, r7, r9, r11, lr}
Santosh Shilimkar6323fa22012-09-10 15:07:26 +0530259 bl v7_flush_dcache_louis
Catalin Marinasbbe88882007-05-08 22:27:46 +0100260 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100261
262 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
263 and r10, r0, #0xff000000 @ ARM?
264 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100265 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100266 and r5, r0, #0x00f00000 @ variant
267 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100268 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
269 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100270
Will Deacon64918482010-09-14 09:50:03 +0100271 /* Cortex-A8 Errata */
272 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
273 teq r0, r10
274 bne 2f
Rob Herring62e4d352012-12-21 22:42:40 +0100275#if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
276
Russell King1946d6e2009-06-01 12:50:33 +0100277 teq r5, #0x00100000 @ only present in r1p*
278 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
279 orreq r10, r10, #(1 << 6) @ set IBE to 1
280 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100281#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100282#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100283 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100284 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
285 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
286 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
287 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100288#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100289#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100290 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100291 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
292 tsteq r10, #1 << 22
293 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
294 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100295#endif
Will Deacon9f050272010-09-14 09:51:43 +0100296 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100297
Will Deacon9f050272010-09-14 09:51:43 +0100298 /* Cortex-A9 Errata */
2992: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
300 teq r0, r10
301 bne 3f
302#ifdef CONFIG_ARM_ERRATA_742230
303 cmp r6, #0x22 @ only present up to r2p2
304 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
305 orrle r10, r10, #1 << 4 @ set bit #4
306 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
307#endif
Will Deacona672e992010-09-14 09:53:02 +0100308#ifdef CONFIG_ARM_ERRATA_742231
309 teq r6, #0x20 @ present in r2p0
310 teqne r6, #0x21 @ present in r2p1
311 teqne r6, #0x22 @ present in r2p2
312 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
313 orreq r10, r10, #1 << 12 @ set bit #12
314 orreq r10, r10, #1 << 22 @ set bit #22
315 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
316#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100317#ifdef CONFIG_ARM_ERRATA_743622
Will Deaconefbc74a2012-02-24 12:12:38 +0100318 teq r5, #0x00200000 @ only present in r2p*
Will Deacon475d92f2010-09-28 14:02:02 +0100319 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
320 orreq r10, r10, #1 << 6 @ set bit #6
321 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
322#endif
Dave Martinba90c512011-12-08 13:41:06 +0100323#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
324 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
325 ALT_UP_B(1f)
Will Deacon9a27c272011-02-18 16:36:35 +0100326 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
327 orrlt r10, r10, #1 << 11 @ set bit #11
328 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
Dave Martinba90c512011-12-08 13:41:06 +01003291:
Will Deacon9a27c272011-02-18 16:36:35 +0100330#endif
Will Deacon9f050272010-09-14 09:51:43 +0100331
3323: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100333 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinasbbe88882007-05-08 22:27:46 +0100334 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100335#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100336 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000337 v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
Russell Kingf6b0fa02011-02-06 15:48:39 +0000338 ldr r5, =PRRR @ PRRR
339 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100340 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
341 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100342#endif
Jonathan Austin078c0452012-04-12 17:45:25 +0100343#ifndef CONFIG_ARM_THUMBEE
344 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
345 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
346 teq r0, #(1 << 12) @ check if ThumbEE is present
347 bne 1f
348 mov r5, #0
349 mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
350 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
351 orr r0, r0, #1 @ set the 1st bit in order to
352 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
3531:
354#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100355 adr r5, v7_crval
356 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100357#ifdef CONFIG_CPU_ENDIAN_BE8
358 orr r6, r6, #1 << 25 @ big-endian page tables
359#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100360#ifdef CONFIG_SWP_EMULATE
361 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
362 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
363#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100364 mrc p15, 0, r0, c1, c0, 0 @ read control register
365 bic r0, r0, r5 @ clear bits them
366 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100367 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100368 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100369ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100370
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000371 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100372__v7_setup_stack:
373 .space 4 * 11 @ 11 registers
374
Russell King5085f3f2010-10-01 15:37:05 +0100375 __INITDATA
376
Dave Martin78a8f3c2011-06-23 17:26:19 +0100377 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
378 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100379#ifdef CONFIG_CPU_PJ4B
380 define_processor_functions pj4b, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
381#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100382
Russell King5085f3f2010-10-01 15:37:05 +0100383 .section ".rodata"
384
Dave Martin78a8f3c2011-06-23 17:26:19 +0100385 string cpu_arch_name, "armv7"
386 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100387 .align
388
389 .section ".proc.info.init", #alloc, #execinstr
390
Pawel Molldc939cd2011-05-20 14:39:28 +0100391 /*
392 * Standard v7 proc info content
393 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100394.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0, proc_fns = v7_processor_functions
Pawel Molldc939cd2011-05-20 14:39:28 +0100395 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000396 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100397 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000398 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
399 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
400 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Pawel Molldc939cd2011-05-20 14:39:28 +0100401 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100402 .long cpu_arch_name
403 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100404 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
405 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100406 .long cpu_v7_name
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100407 .long \proc_fns
Daniel Walker14eff182010-09-17 16:42:10 +0100408 .long v7wbi_tlb_fns
409 .long v6_user_fns
410 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100411.endm
412
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000413#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100414 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100415 * ARM Ltd. Cortex A5 processor.
416 */
417 .type __v7_ca5mp_proc_info, #object
418__v7_ca5mp_proc_info:
419 .long 0x410fc050
420 .long 0xff0ffff0
421 __v7_proc __v7_ca5mp_setup
422 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
423
424 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100425 * ARM Ltd. Cortex A9 processor.
426 */
427 .type __v7_ca9mp_proc_info, #object
428__v7_ca9mp_proc_info:
429 .long 0x410fc090
430 .long 0xff0ffff0
431 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100432 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Gregory CLEMENTde490192012-10-03 11:58:07 +0200433
Gregory CLEMENTb361d612013-04-09 13:37:20 +0100434#endif /* CONFIG_ARM_LPAE */
435
Gregory CLEMENTde490192012-10-03 11:58:07 +0200436 /*
437 * Marvell PJ4B processor.
438 */
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100439#ifdef CONFIG_CPU_PJ4B
Gregory CLEMENTde490192012-10-03 11:58:07 +0200440 .type __v7_pj4b_proc_info, #object
441__v7_pj4b_proc_info:
Gregory CLEMENT049be072013-06-10 18:05:51 +0100442 .long 0x560f5800
443 .long 0xff0fff00
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100444 __v7_proc __v7_pj4b_setup, proc_fns = pj4b_processor_functions
Gregory CLEMENTde490192012-10-03 11:58:07 +0200445 .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100446#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100447
Catalin Marinasbbe88882007-05-08 22:27:46 +0100448 /*
Jonathan Austinc90ad5c2012-03-15 14:27:07 +0000449 * ARM Ltd. Cortex R7 processor.
450 */
451 .type __v7_cr7mp_proc_info, #object
452__v7_cr7mp_proc_info:
453 .long 0x410fc170
454 .long 0xff0ffff0
455 __v7_proc __v7_cr7mp_setup
456 .size __v7_cr7mp_proc_info, . - __v7_cr7mp_proc_info
457
458 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100459 * ARM Ltd. Cortex A7 processor.
460 */
461 .type __v7_ca7mp_proc_info, #object
462__v7_ca7mp_proc_info:
463 .long 0x410fc070
464 .long 0xff0ffff0
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100465 __v7_proc __v7_ca7mp_setup
Will Deacon868dbf92012-01-20 12:01:14 +0100466 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
467
468 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000469 * ARM Ltd. Cortex A15 processor.
470 */
471 .type __v7_ca15mp_proc_info, #object
472__v7_ca15mp_proc_info:
473 .long 0x410fc0f0
474 .long 0xff0ffff0
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100475 __v7_proc __v7_ca15mp_setup
Will Deacon7665d9d2011-01-12 17:10:45 +0000476 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
477
478 /*
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100479 * Qualcomm Inc. Krait processors.
480 */
481 .type __krait_proc_info, #object
482__krait_proc_info:
483 .long 0x510f0400 @ Required ID value
484 .long 0xff0ffc00 @ Mask for ID
485 /*
486 * Some Krait processors don't indicate support for SDIV and UDIV
487 * instructions in the ARM instruction set, even though they actually
488 * do support them.
489 */
490 __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
491 .size __krait_proc_info, . - __krait_proc_info
492
493 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100494 * Match any ARMv7 processor core.
495 */
496 .type __v7_proc_info, #object
497__v7_proc_info:
498 .long 0x000f0000 @ Required ID value
499 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100500 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100501 .size __v7_proc_info, . - __v7_proc_info