blob: a1198f14199600c87187fcbaebf59558449da5f8 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
stephen hemmingercfc08612010-02-12 06:58:07 +000053#define DRV_VERSION "1.27"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000068 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144 { 0 }
145};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147MODULE_DEVICE_TABLE(pci, sky2_id_table);
148
149/* Avoid conditionals by using array */
150static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
151static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700152static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100154static void sky2_set_multicast(struct net_device *dev);
155
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800156/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158{
159 int i;
160
161 gma_write16(hw, port, GM_SMI_DATA, val);
162 gma_write16(hw, port, GM_SMI_CTRL,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800166 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
167 if (ctrl == 0xffff)
168 goto io_error;
169
170 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172
173 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700174 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800178
179io_error:
180 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
181 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182}
183
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800184static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185{
186 int i;
187
Stephen Hemminger793b8832005-09-14 16:06:14 -0700188 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
190
191 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800192 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
193 if (ctrl == 0xffff)
194 goto io_error;
195
196 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800197 *val = gma_read16(hw, port, GM_SMI_DATA);
198 return 0;
199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700202 }
203
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206io_error:
207 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
208 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209}
210
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212{
213 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800214 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800215 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700216}
217
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218
219static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* switch power to VCC (WA for VAUX problem) */
222 sky2_write8(hw, B0_POWER_CTRL,
223 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* disable Core Clock Division, */
226 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800228 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
229 /* enable bits are inverted */
230 sky2_write8(hw, B2_Y2_CLK_GATE,
231 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
232 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
233 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
234 else
235 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700237 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700238 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700241
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 /* set all bits to 0 except bits 15..12 and 8 */
244 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248 /* set all bits to 0 except bits 28 & 27 */
249 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700251
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700253
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000254 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
255
Stephen Hemminger8f709202007-06-04 17:23:25 -0700256 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
257 reg = sky2_read32(hw, B2_GP_IO);
258 reg |= GLB_GPIO_STAT_RACE_DIS;
259 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700260
261 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700262 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000263
264 /* Turn on "driver loaded" LED */
265 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800266}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268static void sky2_power_aux(struct sky2_hw *hw)
269{
270 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
271 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
272 else
273 /* enable bits are inverted */
274 sky2_write8(hw, B2_Y2_CLK_GATE,
275 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
276 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
277 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
278
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000279 /* switch power to VAUX if supported and PME from D3cold */
280 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
281 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800282 sky2_write8(hw, B0_POWER_CTRL,
283 (PC_VAUX_ENA | PC_VCC_ENA |
284 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000285
286 /* turn off "driver loaded LED" */
287 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700288}
289
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700290static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700291{
292 u16 reg;
293
294 /* disable all GMAC IRQ's */
295 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700296
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700297 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
298 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
299 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
300 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
301
302 reg = gma_read16(hw, port, GM_RX_CTRL);
303 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
304 gma_write16(hw, port, GM_RX_CTRL, reg);
305}
306
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700307/* flow control to advertise bits */
308static const u16 copper_fc_adv[] = {
309 [FC_NONE] = 0,
310 [FC_TX] = PHY_M_AN_ASP,
311 [FC_RX] = PHY_M_AN_PC,
312 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
313};
314
315/* flow control to advertise bits when using 1000BaseX */
316static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318 [FC_TX] = PHY_M_P_ASYM_MD_X,
319 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700320 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700321};
322
323/* flow control to GMA disable bits */
324static const u16 gm_fc_disable[] = {
325 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
326 [FC_TX] = GM_GPCR_FC_RX_DIS,
327 [FC_RX] = GM_GPCR_FC_TX_DIS,
328 [FC_BOTH] = 0,
329};
330
331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
333{
334 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700335 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700337 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700338 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
340
341 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700342 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
344
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
349 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700350 /* set master & slave downshift counter to 1x */
351 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352
353 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
354 }
355
356 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700357 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700358 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700359 /* enable automatic crossover */
360 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700361
362 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
363 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
364 u16 spec;
365
366 /* Enable Class A driver for FE+ A0 */
367 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
368 spec |= PHY_M_FESC_SEL_CL_A;
369 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
370 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 } else {
372 /* disable energy detect */
373 ctrl &= ~PHY_M_PC_EN_DET_MSK;
374
375 /* enable automatic crossover */
376 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
377
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000379 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
380 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700381 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 ctrl &= ~PHY_M_PC_DSC_MSK;
383 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
384 }
385 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 } else {
387 /* workaround for deviation #4.88 (CRC errors) */
388 /* disable Automatic Crossover */
389
390 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700391 }
392
393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
394
395 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700396 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700397 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
398
399 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
400 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
401 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
402 ctrl &= ~PHY_M_MAC_MD_MSK;
403 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
405
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 /* select page 1 to access Fiber registers */
408 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700409
410 /* for SFP-module set SIGDET polarity to low */
411 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
412 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700413 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700415
416 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 }
418
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700419 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420 ct1000 = 0;
421 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700422 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700424 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700425 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700426 if (sky2->advertising & ADVERTISED_1000baseT_Full)
427 ct1000 |= PHY_M_1000C_AFD;
428 if (sky2->advertising & ADVERTISED_1000baseT_Half)
429 ct1000 |= PHY_M_1000C_AHD;
430 if (sky2->advertising & ADVERTISED_100baseT_Full)
431 adv |= PHY_M_AN_100_FD;
432 if (sky2->advertising & ADVERTISED_100baseT_Half)
433 adv |= PHY_M_AN_100_HD;
434 if (sky2->advertising & ADVERTISED_10baseT_Full)
435 adv |= PHY_M_AN_10_FD;
436 if (sky2->advertising & ADVERTISED_10baseT_Half)
437 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700438
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700439 } else { /* special defines for FIBER (88E1040S only) */
440 if (sky2->advertising & ADVERTISED_1000baseT_Full)
441 adv |= PHY_M_AN_1000X_AFD;
442 if (sky2->advertising & ADVERTISED_1000baseT_Half)
443 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700444 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445
446 /* Restart Auto-negotiation */
447 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
448 } else {
449 /* forced speed/duplex settings */
450 ct1000 = PHY_M_1000C_MSE;
451
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700452 /* Disable auto update for duplex flow control and duplex */
453 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454
455 switch (sky2->speed) {
456 case SPEED_1000:
457 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 case SPEED_100:
461 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 break;
464 }
465
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700466 if (sky2->duplex == DUPLEX_FULL) {
467 reg |= GM_GPCR_DUP_FULL;
468 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700469 } else if (sky2->speed < SPEED_1000)
470 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700471 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700473 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
474 if (sky2_is_copper(hw))
475 adv |= copper_fc_adv[sky2->flow_mode];
476 else
477 adv |= fiber_fc_adv[sky2->flow_mode];
478 } else {
479 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700480 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481
482 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700483 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700484 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
485 else
486 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700487 }
488
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700489 gma_write16(hw, port, GM_GP_CTRL, reg);
490
Stephen Hemminger05745c42007-09-19 15:36:45 -0700491 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
493
494 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
495 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
496
497 /* Setup Phy LED's */
498 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
499 ledover = 0;
500
501 switch (hw->chip_id) {
502 case CHIP_ID_YUKON_FE:
503 /* on 88E3082 these bits are at 11..9 (shifted left) */
504 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
505
506 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
507
508 /* delete ACT LED control bits */
509 ctrl &= ~PHY_M_FELP_LED1_MSK;
510 /* change ACT LED control to blink mode */
511 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
512 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
513 break;
514
Stephen Hemminger05745c42007-09-19 15:36:45 -0700515 case CHIP_ID_YUKON_FE_P:
516 /* Enable Link Partner Next Page */
517 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
518 ctrl |= PHY_M_PC_ENA_LIP_NP;
519
520 /* disable Energy Detect and enable scrambler */
521 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
522 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
523
524 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
525 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
526 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
527 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
528
529 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
530 break;
531
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700533 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534
535 /* select page 3 to access LED control register */
536 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
537
538 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700539 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
540 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
541 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
542 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
543 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544
545 /* set Polarity Control register */
546 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700547 (PHY_M_POLC_LS1_P_MIX(4) |
548 PHY_M_POLC_IS0_P_MIX(4) |
549 PHY_M_POLC_LOS_CTRL(2) |
550 PHY_M_POLC_INIT_CTRL(2) |
551 PHY_M_POLC_STA1_CTRL(2) |
552 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553
554 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700555 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800557
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700558 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800559 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800560 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700561 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
562
563 /* select page 3 to access LED control register */
564 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
565
566 /* set LED Function Control register */
567 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
568 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
569 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
570 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
571 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
572
573 /* set Blink Rate in LED Timer Control Register */
574 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
575 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
576 /* restore page register */
577 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
578 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579
580 default:
581 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
582 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800585 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586 }
587
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700588 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700590 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
591
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800592 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700593 gm_phy_write(hw, port, 0x18, 0xaa99);
594 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700595
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700596 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
597 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
598 gm_phy_write(hw, port, 0x18, 0xa204);
599 gm_phy_write(hw, port, 0x17, 0x2002);
600 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601
602 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700603 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700604 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
605 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
606 /* apply workaround for integrated resistors calibration */
607 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
608 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000609 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
610 /* apply fixes in PHY AFE */
611 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
612
613 /* apply RDAC termination workaround */
614 gm_phy_write(hw, port, 24, 0x2800);
615 gm_phy_write(hw, port, 23, 0x2001);
616
617 /* set page register back to 0 */
618 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700619 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
620 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700621 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800622 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
623
Joe Perches8e95a202009-12-03 07:58:21 +0000624 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
625 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800626 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800627 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800628 }
629
630 if (ledover)
631 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
632
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700634
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700635 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700636 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700637 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
638 else
639 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
640}
641
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700642static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
643static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
644
645static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700646{
647 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700648
stephen hemmingera40ccc62010-01-24 18:46:06 +0000649 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800650 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700651 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700652
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700653 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700654 reg1 |= coma_mode[port];
655
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800656 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000657 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800658 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700659
660 if (hw->chip_id == CHIP_ID_YUKON_FE)
661 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
662 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
663 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700664}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700665
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700666static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
667{
668 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700669 u16 ctrl;
670
671 /* release GPHY Control reset */
672 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
673
674 /* release GMAC reset */
675 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
676
677 if (hw->flags & SKY2_HW_NEWER_PHY) {
678 /* select page 2 to access MAC control register */
679 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
680
681 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
682 /* allow GMII Power Down */
683 ctrl &= ~PHY_M_MAC_GMIF_PUP;
684 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
685
686 /* set page register back to 0 */
687 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
688 }
689
690 /* setup General Purpose Control Register */
691 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700692 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
693 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
694 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700695
696 if (hw->chip_id != CHIP_ID_YUKON_EC) {
697 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200698 /* select page 2 to access MAC control register */
699 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700700
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200701 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700702 /* enable Power Down */
703 ctrl |= PHY_M_PC_POW_D_ENA;
704 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200705
706 /* set page register back to 0 */
707 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700708 }
709
710 /* set IEEE compatible Power Down Mode (dev. #4.99) */
711 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
712 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700713
stephen hemmingera40ccc62010-01-24 18:46:06 +0000714 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700715 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700716 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700717 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000718 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700719}
720
Stephen Hemminger1b537562005-12-20 15:08:07 -0800721/* Force a renegotiation */
722static void sky2_phy_reinit(struct sky2_port *sky2)
723{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800724 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800725 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800726 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800727}
728
Stephen Hemmingere3173832007-02-06 10:45:39 -0800729/* Put device in state to listen for Wake On Lan */
730static void sky2_wol_init(struct sky2_port *sky2)
731{
732 struct sky2_hw *hw = sky2->hw;
733 unsigned port = sky2->port;
734 enum flow_control save_mode;
735 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800736
737 /* Bring hardware out of reset */
738 sky2_write16(hw, B0_CTST, CS_RST_CLR);
739 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
740
741 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
742 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
743
744 /* Force to 10/100
745 * sky2_reset will re-enable on resume
746 */
747 save_mode = sky2->flow_mode;
748 ctrl = sky2->advertising;
749
750 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
751 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700752
753 spin_lock_bh(&sky2->phy_lock);
754 sky2_phy_power_up(hw, port);
755 sky2_phy_init(hw, port);
756 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800757
758 sky2->flow_mode = save_mode;
759 sky2->advertising = ctrl;
760
761 /* Set GMAC to no flow control and auto update for speed/duplex */
762 gma_write16(hw, port, GM_GP_CTRL,
763 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
764 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
765
766 /* Set WOL address */
767 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
768 sky2->netdev->dev_addr, ETH_ALEN);
769
770 /* Turn on appropriate WOL control bits */
771 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
772 ctrl = 0;
773 if (sky2->wol & WAKE_PHY)
774 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
775 else
776 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
777
778 if (sky2->wol & WAKE_MAGIC)
779 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
780 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700781 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800782
783 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
784 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
785
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000786 /* Disable PiG firmware */
787 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
788
Stephen Hemmingere3173832007-02-06 10:45:39 -0800789 /* block receiver */
790 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800791}
792
Stephen Hemminger69161612007-06-04 17:23:26 -0700793static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
794{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700795 struct net_device *dev = hw->dev[port];
796
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800797 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
798 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000799 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800800 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000801 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
802 } else if (dev->mtu > ETH_DATA_LEN) {
803 /* set Tx GMAC FIFO Almost Empty Threshold */
804 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
805 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700806
stephen hemminger44dde562010-02-12 06:58:01 +0000807 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
808 } else
809 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700810}
811
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
813{
814 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
815 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100816 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700817 int i;
818 const u8 *addr = hw->dev[port]->dev_addr;
819
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700820 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
821 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822
823 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
824
Stephen Hemminger793b8832005-09-14 16:06:14 -0700825 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826 /* WA DEV_472 -- looks like crossed wires on port 2 */
827 /* clear GMAC 1 Control reset */
828 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
829 do {
830 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
831 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
832 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
833 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
834 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
835 }
836
Stephen Hemminger793b8832005-09-14 16:06:14 -0700837 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700839 /* Enable Transmit FIFO Underrun */
840 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
841
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800842 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700843 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800845 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846
847 /* MIB clear */
848 reg = gma_read16(hw, port, GM_PHY_ADDR);
849 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
850
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700851 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
852 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700853 gma_write16(hw, port, GM_PHY_ADDR, reg);
854
855 /* transmit control */
856 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
857
858 /* receive control reg: unicast + multicast + no FCS */
859 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700860 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700861
862 /* transmit flow control */
863 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
864
865 /* transmit parameter */
866 gma_write16(hw, port, GM_TX_PARAM,
867 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
868 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
869 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
870 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
871
872 /* serial mode register */
873 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700874 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700876 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877 reg |= GM_SMOD_JUMBO_ENA;
878
879 gma_write16(hw, port, GM_SERIAL_MODE, reg);
880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881 /* virtual address for data */
882 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
883
Stephen Hemminger793b8832005-09-14 16:06:14 -0700884 /* physical address: used for pause frames */
885 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
886
887 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
889 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
890 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
891
892 /* Configure Rx MAC FIFO */
893 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100894 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700895 if (hw->chip_id == CHIP_ID_YUKON_EX ||
896 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100897 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700898
Al Viro25cccec2007-07-20 16:07:33 +0100899 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700900
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800901 if (hw->chip_id == CHIP_ID_YUKON_XL) {
902 /* Hardware errata - clear flush mask */
903 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
904 } else {
905 /* Flush Rx MAC FIFO on any flow control or error */
906 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
907 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800909 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700910 reg = RX_GMF_FL_THR_DEF + 1;
911 /* Another magic mystery workaround from sk98lin */
912 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
913 hw->chip_rev == CHIP_REV_YU_FE2_A0)
914 reg = 0x178;
915 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916
917 /* Configure Tx MAC FIFO */
918 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
919 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800920
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700921 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800922 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000923 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000924 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
925 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000926 reg = 1568 / 8;
927 else
928 reg = 1024 / 8;
929 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
930 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700931
Stephen Hemminger69161612007-06-04 17:23:26 -0700932 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800933 }
934
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800935 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
936 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
937 /* disable dynamic watermark */
938 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
939 reg &= ~TX_DYN_WM_ENA;
940 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
941 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942}
943
Stephen Hemminger67712902006-12-04 15:53:45 -0800944/* Assign Ram Buffer allocation to queue */
945static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946{
Stephen Hemminger67712902006-12-04 15:53:45 -0800947 u32 end;
948
949 /* convert from K bytes to qwords used for hw register */
950 start *= 1024/8;
951 space *= 1024/8;
952 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700954 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
955 sky2_write32(hw, RB_ADDR(q, RB_START), start);
956 sky2_write32(hw, RB_ADDR(q, RB_END), end);
957 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
958 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
959
960 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800961 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700962
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800963 /* On receive queue's set the thresholds
964 * give receiver priority when > 3/4 full
965 * send pause when down to 2K
966 */
967 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
968 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700969
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800970 tp = space - 2048/8;
971 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
972 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700973 } else {
974 /* Enable store & forward on Tx queue's because
975 * Tx FIFO is only 1K on Yukon
976 */
977 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
978 }
979
980 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700981 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982}
983
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800985static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700986{
987 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
988 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
989 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800990 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991}
992
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993/* Setup prefetch unit registers. This is the interface between
994 * hardware and driver list elements
995 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800996static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000997 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1000 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001001 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1002 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1004 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001005
1006 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007}
1008
Mike McCormack9b289c32009-08-14 05:15:12 +00001009static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010{
Mike McCormack9b289c32009-08-14 05:15:12 +00001011 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001012
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001013 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001014 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001015 return le;
1016}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001018static void tx_init(struct sky2_port *sky2)
1019{
1020 struct sky2_tx_le *le;
1021
1022 sky2->tx_prod = sky2->tx_cons = 0;
1023 sky2->tx_tcpsum = 0;
1024 sky2->tx_last_mss = 0;
1025
Mike McCormack9b289c32009-08-14 05:15:12 +00001026 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001027 le->addr = 0;
1028 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001029 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001030}
1031
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001032/* Update chip's next pointer */
1033static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001035 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001036 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001037 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1038
1039 /* Synchronize I/O on since next processor may write to tail */
1040 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041}
1042
Stephen Hemminger793b8832005-09-14 16:06:14 -07001043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1045{
1046 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001047 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001048 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049 return le;
1050}
1051
Mike McCormack39ef1102010-02-12 06:58:02 +00001052static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
1053{
1054 unsigned size;
1055
1056 /* Space needed for frame data + headers rounded up */
1057 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1058
1059 /* Stopping point for hardware truncation */
1060 return (size - 8) / sizeof(u32);
1061}
1062
1063static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
1064{
1065 struct rx_ring_info *re;
1066 unsigned size;
1067
1068 /* Space needed for frame data + headers rounded up */
1069 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1070
1071 sky2->rx_nfrags = size >> PAGE_SHIFT;
1072 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1073
1074 /* Compute residue after pages */
1075 size -= sky2->rx_nfrags << PAGE_SHIFT;
1076
1077 /* Optimize to handle small packets and headers */
1078 if (size < copybreak)
1079 size = copybreak;
1080 if (size < ETH_HLEN)
1081 size = ETH_HLEN;
1082
1083 return size;
1084}
1085
Stephen Hemminger14d02632006-09-26 11:57:43 -07001086/* Build description to hardware for one receive segment */
1087static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1088 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001089{
1090 struct sky2_rx_le *le;
1091
Stephen Hemminger86c68872008-01-10 16:14:12 -08001092 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001093 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001094 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001095 le->opcode = OP_ADDR64 | HW_OWNER;
1096 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001099 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001100 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001101 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001102}
1103
Stephen Hemminger14d02632006-09-26 11:57:43 -07001104/* Build description to hardware for one possibly fragmented skb */
1105static void sky2_rx_submit(struct sky2_port *sky2,
1106 const struct rx_ring_info *re)
1107{
1108 int i;
1109
1110 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1111
1112 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1113 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1114}
1115
1116
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001117static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001118 unsigned size)
1119{
1120 struct sk_buff *skb = re->skb;
1121 int i;
1122
1123 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001124 if (pci_dma_mapping_error(pdev, re->data_addr))
1125 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001126
Stephen Hemminger14d02632006-09-26 11:57:43 -07001127 pci_unmap_len_set(re, data_size, size);
1128
stephen hemminger3fbd9182010-02-01 13:45:41 +00001129 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1130 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1131
1132 re->frag_addr[i] = pci_map_page(pdev, frag->page,
1133 frag->page_offset,
1134 frag->size,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001135 PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001136
1137 if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
1138 goto map_page_error;
1139 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001140 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001141
1142map_page_error:
1143 while (--i >= 0) {
1144 pci_unmap_page(pdev, re->frag_addr[i],
1145 skb_shinfo(skb)->frags[i].size,
1146 PCI_DMA_FROMDEVICE);
1147 }
1148
1149 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1150 PCI_DMA_FROMDEVICE);
1151
1152mapping_error:
1153 if (net_ratelimit())
1154 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1155 skb->dev->name);
1156 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001157}
1158
1159static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1160{
1161 struct sk_buff *skb = re->skb;
1162 int i;
1163
1164 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1165 PCI_DMA_FROMDEVICE);
1166
1167 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1168 pci_unmap_page(pdev, re->frag_addr[i],
1169 skb_shinfo(skb)->frags[i].size,
1170 PCI_DMA_FROMDEVICE);
1171}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001172
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173/* Tell chip where to start receive checksum.
1174 * Actually has two checksums, but set both same to avoid possible byte
1175 * order problems.
1176 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001177static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001179 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001181 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1182 le->ctrl = 0;
1183 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001184
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001185 sky2_write32(sky2->hw,
1186 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001187 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1188 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001189}
1190
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001191/*
1192 * The RX Stop command will not work for Yukon-2 if the BMU does not
1193 * reach the end of packet and since we can't make sure that we have
1194 * incoming data, we must reset the BMU while it is not doing a DMA
1195 * transfer. Since it is possible that the RX path is still active,
1196 * the RX RAM buffer will be stopped first, so any possible incoming
1197 * data will not trigger a DMA. After the RAM buffer is stopped, the
1198 * BMU is polled until any DMA in progress is ended and only then it
1199 * will be reset.
1200 */
1201static void sky2_rx_stop(struct sky2_port *sky2)
1202{
1203 struct sky2_hw *hw = sky2->hw;
1204 unsigned rxq = rxqaddr[sky2->port];
1205 int i;
1206
1207 /* disable the RAM Buffer receive queue */
1208 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1209
1210 for (i = 0; i < 0xffff; i++)
1211 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1212 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1213 goto stopped;
1214
1215 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1216 sky2->netdev->name);
1217stopped:
1218 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1219
1220 /* reset the Rx prefetch unit */
1221 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001222 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001223}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001224
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001225/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001226static void sky2_rx_clean(struct sky2_port *sky2)
1227{
1228 unsigned i;
1229
1230 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001231 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001232 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001233
1234 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001235 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001236 kfree_skb(re->skb);
1237 re->skb = NULL;
1238 }
1239 }
1240}
1241
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001242/* Basic MII support */
1243static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1244{
1245 struct mii_ioctl_data *data = if_mii(ifr);
1246 struct sky2_port *sky2 = netdev_priv(dev);
1247 struct sky2_hw *hw = sky2->hw;
1248 int err = -EOPNOTSUPP;
1249
1250 if (!netif_running(dev))
1251 return -ENODEV; /* Phy still in reset */
1252
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001253 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001254 case SIOCGMIIPHY:
1255 data->phy_id = PHY_ADDR_MARV;
1256
1257 /* fallthru */
1258 case SIOCGMIIREG: {
1259 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001260
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001261 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001262 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001263 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001264
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001265 data->val_out = val;
1266 break;
1267 }
1268
1269 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001270 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001271 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1272 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001273 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001274 break;
1275 }
1276 return err;
1277}
1278
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001279#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001280static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001281{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001282 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001283 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1284 RX_VLAN_STRIP_ON);
1285 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1286 TX_VLAN_TAG_ON);
1287 } else {
1288 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1289 RX_VLAN_STRIP_OFF);
1290 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1291 TX_VLAN_TAG_OFF);
1292 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001293}
1294
1295static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1296{
1297 struct sky2_port *sky2 = netdev_priv(dev);
1298 struct sky2_hw *hw = sky2->hw;
1299 u16 port = sky2->port;
1300
1301 netif_tx_lock_bh(dev);
1302 napi_disable(&hw->napi);
1303
1304 sky2->vlgrp = grp;
1305 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001306
David S. Millerd1d08d12008-01-07 20:53:33 -08001307 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001308 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001309 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001310}
1311#endif
1312
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001313/* Amount of required worst case padding in rx buffer */
1314static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1315{
1316 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1317}
1318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001319/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001320 * Allocate an skb for receiving. If the MTU is large enough
1321 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001322 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001323static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001324{
1325 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001326 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001327
Stephen Hemminger724b6942009-08-18 15:17:10 +00001328 skb = netdev_alloc_skb(sky2->netdev,
1329 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001330 if (!skb)
1331 goto nomem;
1332
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001333 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001334 unsigned char *start;
1335 /*
1336 * Workaround for a bug in FIFO that cause hang
1337 * if the FIFO if the receive buffer is not 64 byte aligned.
1338 * The buffer returned from netdev_alloc_skb is
1339 * aligned except if slab debugging is enabled.
1340 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001341 start = PTR_ALIGN(skb->data, 8);
1342 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001343 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001344 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001345
1346 for (i = 0; i < sky2->rx_nfrags; i++) {
1347 struct page *page = alloc_page(GFP_ATOMIC);
1348
1349 if (!page)
1350 goto free_partial;
1351 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001352 }
1353
1354 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001355free_partial:
1356 kfree_skb(skb);
1357nomem:
1358 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001359}
1360
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001361static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1362{
1363 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1364}
1365
Mike McCormack200ac492010-02-12 06:58:03 +00001366static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1367{
1368 struct sky2_hw *hw = sky2->hw;
1369 unsigned i;
1370
1371 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1372
1373 /* Fill Rx ring */
1374 for (i = 0; i < sky2->rx_pending; i++) {
1375 struct rx_ring_info *re = sky2->rx_ring + i;
1376
1377 re->skb = sky2_rx_alloc(sky2);
1378 if (!re->skb)
1379 return -ENOMEM;
1380
1381 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1382 dev_kfree_skb(re->skb);
1383 re->skb = NULL;
1384 return -ENOMEM;
1385 }
1386 }
1387 return 0;
1388}
1389
Stephen Hemminger82788c72006-01-17 13:43:10 -08001390/*
Mike McCormack200ac492010-02-12 06:58:03 +00001391 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001392 * Normal case this ends up creating one list element for skb
1393 * in the receive ring. Worst case if using large MTU and each
1394 * allocation falls on a different 64 bit region, that results
1395 * in 6 list elements per ring entry.
1396 * One element is used for checksum enable/disable, and one
1397 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001398 */
Mike McCormack200ac492010-02-12 06:58:03 +00001399static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001401 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001402 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001403 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001404 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001406 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001407 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001408
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001409 /* On PCI express lowering the watermark gives better performance */
1410 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1411 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1412
1413 /* These chips have no ram buffer?
1414 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001415 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Joe Perches8e95a202009-12-03 07:58:21 +00001416 (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
1417 hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001418 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001419
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001420 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1421
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001422 if (!(hw->flags & SKY2_HW_NEW_LE))
1423 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001424
Mike McCormack200ac492010-02-12 06:58:03 +00001425 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001426 for (i = 0; i < sky2->rx_pending; i++) {
1427 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001428 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001429 }
1430
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001431 /*
1432 * The receiver hangs if it receives frames larger than the
1433 * packet buffer. As a workaround, truncate oversize frames, but
1434 * the register is limited to 9 bits, so if you do frames > 2052
1435 * you better get the MTU right!
1436 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001437 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001438 if (thresh > 0x1ff)
1439 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1440 else {
1441 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1442 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1443 }
1444
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001445 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001446 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001447
1448 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1449 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1450 /*
1451 * Disable flushing of non ASF packets;
1452 * must be done after initializing the BMUs;
1453 * drivers without ASF support should do this too, otherwise
1454 * it may happen that they cannot run on ASF devices;
1455 * remember that the MAC FIFO isn't reset during initialization.
1456 */
1457 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1458 }
1459
1460 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1461 /* Enable RX Home Address & Routing Header checksum fix */
1462 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1463 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1464
1465 /* Enable TX Home Address & Routing Header checksum fix */
1466 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1467 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1468 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001469}
1470
Mike McCormack90bbebb2009-09-01 03:21:35 +00001471static int sky2_alloc_buffers(struct sky2_port *sky2)
1472{
1473 struct sky2_hw *hw = sky2->hw;
1474
1475 /* must be power of 2 */
1476 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1477 sky2->tx_ring_size *
1478 sizeof(struct sky2_tx_le),
1479 &sky2->tx_le_map);
1480 if (!sky2->tx_le)
1481 goto nomem;
1482
1483 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1484 GFP_KERNEL);
1485 if (!sky2->tx_ring)
1486 goto nomem;
1487
1488 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1489 &sky2->rx_le_map);
1490 if (!sky2->rx_le)
1491 goto nomem;
1492 memset(sky2->rx_le, 0, RX_LE_BYTES);
1493
1494 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1495 GFP_KERNEL);
1496 if (!sky2->rx_ring)
1497 goto nomem;
1498
Mike McCormack200ac492010-02-12 06:58:03 +00001499 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001500nomem:
1501 return -ENOMEM;
1502}
1503
1504static void sky2_free_buffers(struct sky2_port *sky2)
1505{
1506 struct sky2_hw *hw = sky2->hw;
1507
Mike McCormack200ac492010-02-12 06:58:03 +00001508 sky2_rx_clean(sky2);
1509
Mike McCormack90bbebb2009-09-01 03:21:35 +00001510 if (sky2->rx_le) {
1511 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1512 sky2->rx_le, sky2->rx_le_map);
1513 sky2->rx_le = NULL;
1514 }
1515 if (sky2->tx_le) {
1516 pci_free_consistent(hw->pdev,
1517 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1518 sky2->tx_le, sky2->tx_le_map);
1519 sky2->tx_le = NULL;
1520 }
1521 kfree(sky2->tx_ring);
1522 kfree(sky2->rx_ring);
1523
1524 sky2->tx_ring = NULL;
1525 sky2->rx_ring = NULL;
1526}
1527
Mike McCormackea0f71e2010-02-12 06:58:04 +00001528static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530 struct sky2_hw *hw = sky2->hw;
1531 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001532 u32 ramsize;
1533 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001534 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001535
Mike McCormackea0f71e2010-02-12 06:58:04 +00001536 tx_init(sky2);
1537
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001538 /*
1539 * On dual port PCI-X card, there is an problem where status
1540 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001541 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001542 if (otherdev && netif_running(otherdev) &&
1543 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001544 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001545
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001546 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001547 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001548 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001549 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001551 sky2_mac_init(hw, port);
1552
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001553 /* Register is number of 4K blocks on internal RAM buffer. */
1554 ramsize = sky2_read8(hw, B2_E_0) * 4;
1555 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001556 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001557
Mike McCormackea0f71e2010-02-12 06:58:04 +00001558 pr_debug(PFX "%s: ram buffer %dK\n", sky2->netdev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001559 if (ramsize < 16)
1560 rxspace = ramsize / 2;
1561 else
1562 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563
Stephen Hemminger67712902006-12-04 15:53:45 -08001564 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1565 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1566
1567 /* Make sure SyncQ is disabled */
1568 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1569 RB_RST_SET);
1570 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001571
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001572 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001573
Stephen Hemminger69161612007-06-04 17:23:26 -07001574 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1575 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1576 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1577
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001578 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001579 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1580 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001581 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001582
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001584 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001586#ifdef SKY2_VLAN_TAG_USED
1587 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1588#endif
1589
Mike McCormack200ac492010-02-12 06:58:03 +00001590 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001591}
1592
1593/* Bring up network interface. */
1594static int sky2_up(struct net_device *dev)
1595{
1596 struct sky2_port *sky2 = netdev_priv(dev);
1597 struct sky2_hw *hw = sky2->hw;
1598 unsigned port = sky2->port;
1599 u32 imask;
1600 int err;
1601
1602 netif_carrier_off(dev);
1603
1604 err = sky2_alloc_buffers(sky2);
1605 if (err)
1606 goto err_out;
1607
1608 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001609
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001610 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001611 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001612 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001613 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001614 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001615
Joe Perches6c35aba2010-02-15 08:34:21 +00001616 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001617
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618 return 0;
1619
1620err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001621 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 return err;
1623}
1624
Stephen Hemminger793b8832005-09-14 16:06:14 -07001625/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001626static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001627{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001628 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001629}
1630
1631/* Number of list elements available for next tx */
1632static inline int tx_avail(const struct sky2_port *sky2)
1633{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001634 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001635}
1636
1637/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001638static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001639{
1640 unsigned count;
1641
Stephen Hemminger07e31632009-09-14 06:12:55 +00001642 count = (skb_shinfo(skb)->nr_frags + 1)
1643 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001644
Herbert Xu89114af2006-07-08 13:34:32 -07001645 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001646 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001647 else if (sizeof(dma_addr_t) == sizeof(u32))
1648 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001649
Patrick McHardy84fa7932006-08-29 16:44:56 -07001650 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001651 ++count;
1652
1653 return count;
1654}
1655
stephen hemmingerf6815072010-02-01 13:41:47 +00001656static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001657{
1658 if (re->flags & TX_MAP_SINGLE)
1659 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1660 pci_unmap_len(re, maplen),
1661 PCI_DMA_TODEVICE);
1662 else if (re->flags & TX_MAP_PAGE)
1663 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1664 pci_unmap_len(re, maplen),
1665 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001666 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001667}
1668
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001670 * Put one packet in ring for transmit.
1671 * A single packet can generate multiple list elements, and
1672 * the number of ring elements will probably be less than the number
1673 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001675static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1676 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677{
1678 struct sky2_port *sky2 = netdev_priv(dev);
1679 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001680 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001681 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001682 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001684 u32 upper;
1685 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686 u16 mss;
1687 u8 ctrl;
1688
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001689 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1690 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001691
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001692 len = skb_headlen(skb);
1693 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001694
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001695 if (pci_dma_mapping_error(hw->pdev, mapping))
1696 goto mapping_error;
1697
Mike McCormack9b289c32009-08-14 05:15:12 +00001698 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001699 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1700 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001701
Stephen Hemminger86c68872008-01-10 16:14:12 -08001702 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001703 upper = upper_32_bits(mapping);
1704 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001705 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001706 le->addr = cpu_to_le32(upper);
1707 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001708 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001709 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710
1711 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001712 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001713 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001714
1715 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001716 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717
Stephen Hemminger69161612007-06-04 17:23:26 -07001718 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001719 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001720 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001721
1722 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001723 le->opcode = OP_MSS | HW_OWNER;
1724 else
1725 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001726 sky2->tx_last_mss = mss;
1727 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728 }
1729
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001731#ifdef SKY2_VLAN_TAG_USED
1732 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1733 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1734 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001735 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001736 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001737 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001738 } else
1739 le->opcode |= OP_VLAN;
1740 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1741 ctrl |= INS_VLAN;
1742 }
1743#endif
1744
1745 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001746 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001747 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001748 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001749 ctrl |= CALSUM; /* auto checksum */
1750 else {
1751 const unsigned offset = skb_transport_offset(skb);
1752 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001753
Stephen Hemminger69161612007-06-04 17:23:26 -07001754 tcpsum = offset << 16; /* sum start */
1755 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756
Stephen Hemminger69161612007-06-04 17:23:26 -07001757 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1758 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1759 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760
Stephen Hemminger69161612007-06-04 17:23:26 -07001761 if (tcpsum != sky2->tx_tcpsum) {
1762 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001763
Mike McCormack9b289c32009-08-14 05:15:12 +00001764 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001765 le->addr = cpu_to_le32(tcpsum);
1766 le->length = 0; /* initial checksum value */
1767 le->ctrl = 1; /* one packet */
1768 le->opcode = OP_TCPLISW | HW_OWNER;
1769 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001770 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001771 }
1772
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001773 re = sky2->tx_ring + slot;
1774 re->flags = TX_MAP_SINGLE;
1775 pci_unmap_addr_set(re, mapaddr, mapping);
1776 pci_unmap_len_set(re, maplen, len);
1777
Mike McCormack9b289c32009-08-14 05:15:12 +00001778 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001779 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001780 le->length = cpu_to_le16(len);
1781 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001782 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784
1785 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001786 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001787
1788 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1789 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001790
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001791 if (pci_dma_mapping_error(hw->pdev, mapping))
1792 goto mapping_unwind;
1793
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001794 upper = upper_32_bits(mapping);
1795 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001796 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001797 le->addr = cpu_to_le32(upper);
1798 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001799 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001800 }
1801
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001802 re = sky2->tx_ring + slot;
1803 re->flags = TX_MAP_PAGE;
1804 pci_unmap_addr_set(re, mapaddr, mapping);
1805 pci_unmap_len_set(re, maplen, frag->size);
1806
Mike McCormack9b289c32009-08-14 05:15:12 +00001807 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001808 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809 le->length = cpu_to_le16(frag->size);
1810 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001811 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001813
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001814 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001815 le->ctrl |= EOP;
1816
Mike McCormack9b289c32009-08-14 05:15:12 +00001817 sky2->tx_prod = slot;
1818
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001819 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1820 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001821
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001822 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001825
1826mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001827 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001828 re = sky2->tx_ring + i;
1829
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001830 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001831 }
1832
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001833mapping_error:
1834 if (net_ratelimit())
1835 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1836 dev_kfree_skb(skb);
1837 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838}
1839
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001841 * Free ring elements from starting at tx_cons until "done"
1842 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001843 * NB:
1844 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001845 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001846 * 2. This may run in parallel start_xmit because the it only
1847 * looks at the tail of the queue of FIFO (tx_cons), not
1848 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001850static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001852 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001853 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001855 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001856
Stephen Hemminger291ea612006-09-26 11:57:41 -07001857 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001858 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001859 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001860 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001861
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001862 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001863
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001864 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00001865 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
1866 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001867
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001868 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001869 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001870
stephen hemmingerf6815072010-02-01 13:41:47 +00001871 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001872 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001873
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001874 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001875 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001877
Stephen Hemminger291ea612006-09-26 11:57:41 -07001878 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001879 smp_mb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880}
1881
Mike McCormack264bb4f2009-08-14 05:15:14 +00001882static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001883{
Mike McCormacka5109962009-08-14 05:15:13 +00001884 /* Disable Force Sync bit and Enable Alloc bit */
1885 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1886 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1887
1888 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1889 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1890 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1891
1892 /* Reset the PCI FIFO of the async Tx queue */
1893 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1894 BMU_RST_SET | BMU_FIFO_RST);
1895
1896 /* Reset the Tx prefetch units */
1897 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1898 PREF_UNIT_RST_SET);
1899
1900 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1901 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1902}
1903
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001904static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906 struct sky2_hw *hw = sky2->hw;
1907 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001908 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001909
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001910 /* Force flow control off */
1911 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001912
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001913 /* Stop transmitter */
1914 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1915 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1916
1917 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001918 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001919
1920 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001921 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1923
1924 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1925
1926 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001927 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1928 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001929 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1930
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001931 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932
Stephen Hemminger6c835042009-06-17 07:30:35 +00001933 /* Force any delayed status interrrupt and NAPI */
1934 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1935 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1936 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1937 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1938
Mike McCormacka947a392009-07-21 20:57:56 -07001939 sky2_rx_stop(sky2);
1940
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001941 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001942 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001943 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001944
Mike McCormack264bb4f2009-08-14 05:15:14 +00001945 sky2_tx_reset(hw, port);
1946
Stephen Hemminger481cea42009-08-14 15:33:19 -07001947 /* Free any pending frames stuck in HW queue */
1948 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001949}
1950
1951/* Network shutdown */
1952static int sky2_down(struct net_device *dev)
1953{
1954 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00001955 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001956
1957 /* Never really got started! */
1958 if (!sky2->tx_le)
1959 return 0;
1960
Joe Perches6c35aba2010-02-15 08:34:21 +00001961 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001962
Mike McCormack8a0c9222010-02-12 06:58:06 +00001963 /* Disable port IRQ */
1964 sky2_write32(hw, B0_IMSK,
1965 sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
1966 sky2_read32(hw, B0_IMSK);
1967
1968 synchronize_irq(hw->pdev->irq);
1969 napi_synchronize(&hw->napi);
1970
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001971 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07001972
Mike McCormack90bbebb2009-09-01 03:21:35 +00001973 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001974
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975 return 0;
1976}
1977
1978static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1979{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001980 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001981 return SPEED_1000;
1982
Stephen Hemminger05745c42007-09-19 15:36:45 -07001983 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1984 if (aux & PHY_M_PS_SPEED_100)
1985 return SPEED_100;
1986 else
1987 return SPEED_10;
1988 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989
1990 switch (aux & PHY_M_PS_SPEED_MSK) {
1991 case PHY_M_PS_SPEED_1000:
1992 return SPEED_1000;
1993 case PHY_M_PS_SPEED_100:
1994 return SPEED_100;
1995 default:
1996 return SPEED_10;
1997 }
1998}
1999
2000static void sky2_link_up(struct sky2_port *sky2)
2001{
2002 struct sky2_hw *hw = sky2->hw;
2003 unsigned port = sky2->port;
2004 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002005 static const char *fc_name[] = {
2006 [FC_NONE] = "none",
2007 [FC_TX] = "tx",
2008 [FC_RX] = "rx",
2009 [FC_BOTH] = "both",
2010 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002011
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002012 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002013 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
2015 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016
2017 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2018
2019 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002020
Stephen Hemminger75e80682007-09-19 15:36:46 -07002021 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002022
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002023 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002024 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002025 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2026
Joe Perches6c35aba2010-02-15 08:34:21 +00002027 netif_info(sky2, link, sky2->netdev,
2028 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2029 sky2->speed,
2030 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2031 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002032}
2033
2034static void sky2_link_down(struct sky2_port *sky2)
2035{
2036 struct sky2_hw *hw = sky2->hw;
2037 unsigned port = sky2->port;
2038 u16 reg;
2039
2040 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2041
2042 reg = gma_read16(hw, port, GM_GP_CTRL);
2043 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2044 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002045
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002046 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002047
Brandon Philips809aaaa2009-10-29 17:01:49 -07002048 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002049 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2050
Joe Perches6c35aba2010-02-15 08:34:21 +00002051 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002052
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053 sky2_phy_init(hw, port);
2054}
2055
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002056static enum flow_control sky2_flow(int rx, int tx)
2057{
2058 if (rx)
2059 return tx ? FC_BOTH : FC_RX;
2060 else
2061 return tx ? FC_TX : FC_NONE;
2062}
2063
Stephen Hemminger793b8832005-09-14 16:06:14 -07002064static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2065{
2066 struct sky2_hw *hw = sky2->hw;
2067 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002068 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002069
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002070 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002071 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002072 if (lpa & PHY_M_AN_RF) {
2073 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2074 return -1;
2075 }
2076
Stephen Hemminger793b8832005-09-14 16:06:14 -07002077 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2078 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2079 sky2->netdev->name);
2080 return -1;
2081 }
2082
Stephen Hemminger793b8832005-09-14 16:06:14 -07002083 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002084 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002085
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002086 /* Since the pause result bits seem to in different positions on
2087 * different chips. look at registers.
2088 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002089 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002090 /* Shift for bits in fiber PHY */
2091 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2092 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002093
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002094 if (advert & ADVERTISE_1000XPAUSE)
2095 advert |= ADVERTISE_PAUSE_CAP;
2096 if (advert & ADVERTISE_1000XPSE_ASYM)
2097 advert |= ADVERTISE_PAUSE_ASYM;
2098 if (lpa & LPA_1000XPAUSE)
2099 lpa |= LPA_PAUSE_CAP;
2100 if (lpa & LPA_1000XPAUSE_ASYM)
2101 lpa |= LPA_PAUSE_ASYM;
2102 }
2103
2104 sky2->flow_status = FC_NONE;
2105 if (advert & ADVERTISE_PAUSE_CAP) {
2106 if (lpa & LPA_PAUSE_CAP)
2107 sky2->flow_status = FC_BOTH;
2108 else if (advert & ADVERTISE_PAUSE_ASYM)
2109 sky2->flow_status = FC_RX;
2110 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2111 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2112 sky2->flow_status = FC_TX;
2113 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002114
Joe Perches8e95a202009-12-03 07:58:21 +00002115 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2116 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002117 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002118
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002119 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002120 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2121 else
2122 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2123
2124 return 0;
2125}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002126
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002127/* Interrupt from PHY */
2128static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002129{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002130 struct net_device *dev = hw->dev[port];
2131 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002132 u16 istatus, phystat;
2133
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002134 if (!netif_running(dev))
2135 return;
2136
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002137 spin_lock(&sky2->phy_lock);
2138 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2139 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2140
Joe Perches6c35aba2010-02-15 08:34:21 +00002141 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2142 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002143
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002144 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002145 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002147 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002148 }
2149
Stephen Hemminger793b8832005-09-14 16:06:14 -07002150 if (istatus & PHY_M_IS_LSP_CHANGE)
2151 sky2->speed = sky2_phy_speed(hw, phystat);
2152
2153 if (istatus & PHY_M_IS_DUP_CHANGE)
2154 sky2->duplex =
2155 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2156
2157 if (istatus & PHY_M_IS_LST_CHANGE) {
2158 if (phystat & PHY_M_PS_LINK_UP)
2159 sky2_link_up(sky2);
2160 else
2161 sky2_link_down(sky2);
2162 }
2163out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002164 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165}
2166
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002167/* Special quick link interrupt (Yukon-2 Optima only) */
2168static void sky2_qlink_intr(struct sky2_hw *hw)
2169{
2170 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2171 u32 imask;
2172 u16 phy;
2173
2174 /* disable irq */
2175 imask = sky2_read32(hw, B0_IMSK);
2176 imask &= ~Y2_IS_PHY_QLNK;
2177 sky2_write32(hw, B0_IMSK, imask);
2178
2179 /* reset PHY Link Detect */
2180 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002181 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002182 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002183 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002184
2185 sky2_link_up(sky2);
2186}
2187
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002188/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002189 * and tx queue is full (stopped).
2190 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002191static void sky2_tx_timeout(struct net_device *dev)
2192{
2193 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002194 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195
Joe Perches6c35aba2010-02-15 08:34:21 +00002196 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002197
Stephen Hemminger8f246642006-03-20 15:48:21 -08002198 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002199 dev->name, sky2->tx_cons, sky2->tx_prod,
2200 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2201 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002202
Stephen Hemminger81906792007-02-15 16:40:33 -08002203 /* can't restart safely under softirq */
2204 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002205}
2206
2207static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2208{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002209 struct sky2_port *sky2 = netdev_priv(dev);
2210 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002211 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002212 int err;
2213 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002214 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215
stephen hemminger44dde562010-02-12 06:58:01 +00002216 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002217 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2218 return -EINVAL;
2219
stephen hemminger44dde562010-02-12 06:58:01 +00002220 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002221 if (new_mtu > ETH_DATA_LEN &&
2222 (hw->chip_id == CHIP_ID_YUKON_FE ||
2223 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002224 return -EINVAL;
2225
stephen hemminger44dde562010-02-12 06:58:01 +00002226 /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
2227 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
2228 dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
2229
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002230 if (!netif_running(dev)) {
2231 dev->mtu = new_mtu;
2232 return 0;
2233 }
2234
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002235 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002236 sky2_write32(hw, B0_IMSK, 0);
2237
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002238 dev->trans_start = jiffies; /* prevent tx timeout */
2239 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002240 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002241
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002242 synchronize_irq(hw->pdev->irq);
2243
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002244 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002245 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002246
2247 ctl = gma_read16(hw, port, GM_GP_CTRL);
2248 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002249 sky2_rx_stop(sky2);
2250 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002251
2252 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002253
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002254 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2255 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002256
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002257 if (dev->mtu > ETH_DATA_LEN)
2258 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002259
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002260 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002261
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002262 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002263
Mike McCormack200ac492010-02-12 06:58:03 +00002264 err = sky2_alloc_rx_skbs(sky2);
2265 if (!err)
2266 sky2_rx_start(sky2);
2267 else
2268 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002269 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002270
David S. Millerd1d08d12008-01-07 20:53:33 -08002271 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002272 napi_enable(&hw->napi);
2273
Stephen Hemminger1b537562005-12-20 15:08:07 -08002274 if (err)
2275 dev_close(dev);
2276 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002277 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002278
Stephen Hemminger1b537562005-12-20 15:08:07 -08002279 netif_wake_queue(dev);
2280 }
2281
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002282 return err;
2283}
2284
Stephen Hemminger14d02632006-09-26 11:57:43 -07002285/* For small just reuse existing skb for next receive */
2286static struct sk_buff *receive_copy(struct sky2_port *sky2,
2287 const struct rx_ring_info *re,
2288 unsigned length)
2289{
2290 struct sk_buff *skb;
2291
Eric Dumazet89d71a62009-10-13 05:34:20 +00002292 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002293 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002294 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2295 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002296 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002297 skb->ip_summed = re->skb->ip_summed;
2298 skb->csum = re->skb->csum;
2299 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2300 length, PCI_DMA_FROMDEVICE);
2301 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002302 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002303 }
2304 return skb;
2305}
2306
2307/* Adjust length of skb with fragments to match received data */
2308static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2309 unsigned int length)
2310{
2311 int i, num_frags;
2312 unsigned int size;
2313
2314 /* put header into skb */
2315 size = min(length, hdr_space);
2316 skb->tail += size;
2317 skb->len += size;
2318 length -= size;
2319
2320 num_frags = skb_shinfo(skb)->nr_frags;
2321 for (i = 0; i < num_frags; i++) {
2322 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2323
2324 if (length == 0) {
2325 /* don't need this page */
2326 __free_page(frag->page);
2327 --skb_shinfo(skb)->nr_frags;
2328 } else {
2329 size = min(length, (unsigned) PAGE_SIZE);
2330
2331 frag->size = size;
2332 skb->data_len += size;
2333 skb->truesize += size;
2334 skb->len += size;
2335 length -= size;
2336 }
2337 }
2338}
2339
2340/* Normal packet - take skb from ring element and put in a new one */
2341static struct sk_buff *receive_new(struct sky2_port *sky2,
2342 struct rx_ring_info *re,
2343 unsigned int length)
2344{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002345 struct sk_buff *skb;
2346 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002347 unsigned hdr_space = sky2->rx_data_size;
2348
stephen hemminger3fbd9182010-02-01 13:45:41 +00002349 nre.skb = sky2_rx_alloc(sky2);
2350 if (unlikely(!nre.skb))
2351 goto nobuf;
2352
2353 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2354 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002355
2356 skb = re->skb;
2357 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002358 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002359 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002360
2361 if (skb_shinfo(skb)->nr_frags)
2362 skb_put_frags(skb, hdr_space, length);
2363 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002364 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002365 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002366
2367nomap:
2368 dev_kfree_skb(nre.skb);
2369nobuf:
2370 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002371}
2372
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002373/*
2374 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002375 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002377static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378 u16 length, u32 status)
2379{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002380 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002381 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002382 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002383 u16 count = (status & GMR_FS_LEN) >> 16;
2384
2385#ifdef SKY2_VLAN_TAG_USED
2386 /* Account for vlan tag */
2387 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2388 count -= VLAN_HLEN;
2389#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002390
Joe Perches6c35aba2010-02-15 08:34:21 +00002391 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2392 "rx slot %u status 0x%x len %d\n",
2393 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002394
Stephen Hemminger793b8832005-09-14 16:06:14 -07002395 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002396 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002397
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002398 /* This chip has hardware problems that generates bogus status.
2399 * So do only marginal checking and expect higher level protocols
2400 * to handle crap frames.
2401 */
2402 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2403 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2404 length != count)
2405 goto okay;
2406
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002407 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002408 goto error;
2409
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002410 if (!(status & GMR_FS_RX_OK))
2411 goto resubmit;
2412
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002413 /* if length reported by DMA does not match PHY, packet was truncated */
2414 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002415 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002416
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002417okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002418 if (length < copybreak)
2419 skb = receive_copy(sky2, re, length);
2420 else
2421 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002422
2423 dev->stats.rx_dropped += (skb == NULL);
2424
Stephen Hemminger793b8832005-09-14 16:06:14 -07002425resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002426 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002427
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002428 return skb;
2429
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002430len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002431 /* Truncation of overlength packets
2432 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002433 ++dev->stats.rx_length_errors;
Joe Perches6c35aba2010-02-15 08:34:21 +00002434 if (net_ratelimit())
2435 netif_info(sky2, rx_err, dev,
2436 "rx length error: status %#x length %d\n",
2437 status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002438 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002439
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002440error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002441 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002442 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002443 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002444 goto resubmit;
2445 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002446
Joe Perches6c35aba2010-02-15 08:34:21 +00002447 if (net_ratelimit())
2448 netif_info(sky2, rx_err, dev,
2449 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002450
2451 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002452 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002454 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002455 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002456 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002457
Stephen Hemminger793b8832005-09-14 16:06:14 -07002458 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002459}
2460
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002461/* Transmit complete */
2462static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002463{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002464 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002465
Mike McCormack8a0c9222010-02-12 06:58:06 +00002466 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002467 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002468
2469 /* Wake unless it's detached, and called e.g. from sky2_down() */
2470 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2471 netif_wake_queue(dev);
2472 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002473}
2474
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002475static inline void sky2_skb_rx(const struct sky2_port *sky2,
2476 u32 status, struct sk_buff *skb)
2477{
2478#ifdef SKY2_VLAN_TAG_USED
2479 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2480 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2481 if (skb->ip_summed == CHECKSUM_NONE)
2482 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2483 else
2484 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2485 vlan_tag, skb);
2486 return;
2487 }
2488#endif
2489 if (skb->ip_summed == CHECKSUM_NONE)
2490 netif_receive_skb(skb);
2491 else
2492 napi_gro_receive(&sky2->hw->napi, skb);
2493}
2494
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002495static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2496 unsigned packets, unsigned bytes)
2497{
2498 if (packets) {
2499 struct net_device *dev = hw->dev[port];
2500
2501 dev->stats.rx_packets += packets;
2502 dev->stats.rx_bytes += bytes;
2503 dev->last_rx = jiffies;
2504 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2505 }
2506}
2507
stephen hemminger375c5682010-02-07 06:28:36 +00002508static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2509{
2510 /* If this happens then driver assuming wrong format for chip type */
2511 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2512
2513 /* Both checksum counters are programmed to start at
2514 * the same offset, so unless there is a problem they
2515 * should match. This failure is an early indication that
2516 * hardware receive checksumming won't work.
2517 */
2518 if (likely((u16)(status >> 16) == (u16)status)) {
2519 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2520 skb->ip_summed = CHECKSUM_COMPLETE;
2521 skb->csum = le16_to_cpu(status);
2522 } else {
2523 dev_notice(&sky2->hw->pdev->dev,
2524 "%s: receive checksum problem (status = %#x)\n",
2525 sky2->netdev->name, status);
2526
2527 /* Disable checksum offload */
2528 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2529 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2530 BMU_DIS_RX_CHKSUM);
2531 }
2532}
2533
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002534/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002535static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002536{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002537 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002538 unsigned int total_bytes[2] = { 0 };
2539 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002541 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002542 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002543 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002544 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002545 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002546 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002548 u32 status;
2549 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002550 u8 opcode = le->opcode;
2551
2552 if (!(opcode & HW_OWNER))
2553 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002554
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002555 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002556
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002557 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002558 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002559 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002560 length = le16_to_cpu(le->length);
2561 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002562
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002563 le->opcode = 0;
2564 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002565 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002566 total_packets[port]++;
2567 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002568
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002569 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002570 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002571 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002572
Stephen Hemminger69161612007-06-04 17:23:26 -07002573 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002574 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002575 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002576 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2577 (le->css & CSS_TCPUDPCSOK))
2578 skb->ip_summed = CHECKSUM_UNNECESSARY;
2579 else
2580 skb->ip_summed = CHECKSUM_NONE;
2581 }
2582
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002583 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002584
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002585 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002586
Stephen Hemminger22e11702006-07-12 15:23:48 -07002587 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002588 if (++work_done >= to_do)
2589 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590 break;
2591
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002592#ifdef SKY2_VLAN_TAG_USED
2593 case OP_RXVLAN:
2594 sky2->rx_tag = length;
2595 break;
2596
2597 case OP_RXCHKSVLAN:
2598 sky2->rx_tag = length;
2599 /* fall through */
2600#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002601 case OP_RXCHKS:
stephen hemminger375c5682010-02-07 06:28:36 +00002602 if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
2603 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002604 break;
2605
2606 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002607 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002608 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002609 if (hw->dev[1])
2610 sky2_tx_done(hw->dev[1],
2611 ((status >> 24) & 0xff)
2612 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613 break;
2614
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002615 default:
2616 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002617 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002618 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002619 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002620 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002621
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002622 /* Fully processed status ring so clear irq */
2623 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2624
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002625exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002626 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2627 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002628
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002629 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002630}
2631
2632static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2633{
2634 struct net_device *dev = hw->dev[port];
2635
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002636 if (net_ratelimit())
2637 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2638 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002639
2640 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002641 if (net_ratelimit())
2642 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2643 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002644 /* Clear IRQ */
2645 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2646 }
2647
2648 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002649 if (net_ratelimit())
2650 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2651 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002652
2653 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2654 }
2655
2656 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002657 if (net_ratelimit())
2658 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002659 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2660 }
2661
2662 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002663 if (net_ratelimit())
2664 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2666 }
2667
2668 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002669 if (net_ratelimit())
2670 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2671 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002672 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2673 }
2674}
2675
2676static void sky2_hw_intr(struct sky2_hw *hw)
2677{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002678 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002679 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002680 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2681
2682 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002683
Stephen Hemminger793b8832005-09-14 16:06:14 -07002684 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002686
2687 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002688 u16 pci_err;
2689
stephen hemmingera40ccc62010-01-24 18:46:06 +00002690 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002691 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002692 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002693 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002694 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002695
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002696 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002697 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002698 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 }
2700
2701 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002702 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002703 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002704
stephen hemmingera40ccc62010-01-24 18:46:06 +00002705 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002706 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2707 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2708 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002709 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002710 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002711
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002712 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002713 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002714 }
2715
2716 if (status & Y2_HWE_L1_MASK)
2717 sky2_hw_error(hw, 0, status);
2718 status >>= 8;
2719 if (status & Y2_HWE_L1_MASK)
2720 sky2_hw_error(hw, 1, status);
2721}
2722
2723static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2724{
2725 struct net_device *dev = hw->dev[port];
2726 struct sky2_port *sky2 = netdev_priv(dev);
2727 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2728
Joe Perches6c35aba2010-02-15 08:34:21 +00002729 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002731 if (status & GM_IS_RX_CO_OV)
2732 gma_read16(hw, port, GM_RX_IRQ_SRC);
2733
2734 if (status & GM_IS_TX_CO_OV)
2735 gma_read16(hw, port, GM_TX_IRQ_SRC);
2736
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002737 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002738 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002739 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2740 }
2741
2742 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002743 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002744 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2745 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002746}
2747
Stephen Hemminger40b01722007-04-11 14:47:59 -07002748/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002749static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002750{
2751 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002752 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002753
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002754 dev_err(&hw->pdev->dev, PFX
2755 "%s: descriptor error q=%#x get=%u put=%u\n",
2756 dev->name, (unsigned) q, (unsigned) idx,
2757 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002758
Stephen Hemminger40b01722007-04-11 14:47:59 -07002759 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002760}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002761
Stephen Hemminger75e80682007-09-19 15:36:46 -07002762static int sky2_rx_hung(struct net_device *dev)
2763{
2764 struct sky2_port *sky2 = netdev_priv(dev);
2765 struct sky2_hw *hw = sky2->hw;
2766 unsigned port = sky2->port;
2767 unsigned rxq = rxqaddr[port];
2768 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2769 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2770 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2771 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2772
2773 /* If idle and MAC or PCI is stuck */
2774 if (sky2->check.last == dev->last_rx &&
2775 ((mac_rp == sky2->check.mac_rp &&
2776 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2777 /* Check if the PCI RX hang */
2778 (fifo_rp == sky2->check.fifo_rp &&
2779 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2780 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2781 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2782 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2783 return 1;
2784 } else {
2785 sky2->check.last = dev->last_rx;
2786 sky2->check.mac_rp = mac_rp;
2787 sky2->check.mac_lev = mac_lev;
2788 sky2->check.fifo_rp = fifo_rp;
2789 sky2->check.fifo_lev = fifo_lev;
2790 return 0;
2791 }
2792}
2793
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002794static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002795{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002796 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002797
Stephen Hemminger75e80682007-09-19 15:36:46 -07002798 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002799 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002800 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002801 } else {
2802 int i, active = 0;
2803
2804 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002805 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002806 if (!netif_running(dev))
2807 continue;
2808 ++active;
2809
2810 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002811 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002812 sky2_rx_hung(dev)) {
2813 pr_info(PFX "%s: receiver hang detected\n",
2814 dev->name);
2815 schedule_work(&hw->restart_work);
2816 return;
2817 }
2818 }
2819
2820 if (active == 0)
2821 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002822 }
2823
Stephen Hemminger75e80682007-09-19 15:36:46 -07002824 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002825}
2826
Stephen Hemminger40b01722007-04-11 14:47:59 -07002827/* Hardware/software error handling */
2828static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002830 if (net_ratelimit())
2831 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002833 if (status & Y2_IS_HW_ERR)
2834 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002836 if (status & Y2_IS_IRQ_MAC1)
2837 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002839 if (status & Y2_IS_IRQ_MAC2)
2840 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002841
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002842 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002843 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002844
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002845 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002846 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002847
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002848 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002849 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002850
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002851 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002852 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002853}
2854
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002855static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002856{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002857 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002858 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002859 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002860 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002861
2862 if (unlikely(status & Y2_IS_ERROR))
2863 sky2_err_intr(hw, status);
2864
2865 if (status & Y2_IS_IRQ_PHY1)
2866 sky2_phy_intr(hw, 0);
2867
2868 if (status & Y2_IS_IRQ_PHY2)
2869 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002871 if (status & Y2_IS_PHY_QLNK)
2872 sky2_qlink_intr(hw);
2873
Stephen Hemminger26691832007-10-11 18:31:13 -07002874 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2875 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002876
David S. Miller6f535762007-10-11 18:08:29 -07002877 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002878 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002879 }
David S. Miller6f535762007-10-11 18:08:29 -07002880
Stephen Hemminger26691832007-10-11 18:31:13 -07002881 napi_complete(napi);
2882 sky2_read32(hw, B0_Y2_SP_LISR);
2883done:
2884
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002885 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002886}
2887
David Howells7d12e782006-10-05 14:55:46 +01002888static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002889{
2890 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002891 u32 status;
2892
2893 /* Reading this mask interrupts as side effect */
2894 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2895 if (status == 0 || status == ~0)
2896 return IRQ_NONE;
2897
2898 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002899
2900 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002901
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002902 return IRQ_HANDLED;
2903}
2904
2905#ifdef CONFIG_NET_POLL_CONTROLLER
2906static void sky2_netpoll(struct net_device *dev)
2907{
2908 struct sky2_port *sky2 = netdev_priv(dev);
2909
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002910 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002911}
2912#endif
2913
2914/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002915static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002916{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002917 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002918 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002919 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002920 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002921 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002922 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002923 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002924 return 125;
2925
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002926 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002927 return 100;
2928
2929 case CHIP_ID_YUKON_FE_P:
2930 return 50;
2931
2932 case CHIP_ID_YUKON_XL:
2933 return 156;
2934
2935 default:
2936 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937 }
2938}
2939
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2941{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002942 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002943}
2944
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002945static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2946{
2947 return clk / sky2_mhz(hw);
2948}
2949
2950
Stephen Hemmingere3173832007-02-06 10:45:39 -08002951static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002953 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002954
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002955 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002956 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002957
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002958 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002959
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002960 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002961 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2962
2963 switch(hw->chip_id) {
2964 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002965 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002966 break;
2967
2968 case CHIP_ID_YUKON_EC_U:
2969 hw->flags = SKY2_HW_GIGABIT
2970 | SKY2_HW_NEWER_PHY
2971 | SKY2_HW_ADV_POWER_CTL;
2972 break;
2973
2974 case CHIP_ID_YUKON_EX:
2975 hw->flags = SKY2_HW_GIGABIT
2976 | SKY2_HW_NEWER_PHY
2977 | SKY2_HW_NEW_LE
2978 | SKY2_HW_ADV_POWER_CTL;
2979
2980 /* New transmit checksum */
2981 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2982 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2983 break;
2984
2985 case CHIP_ID_YUKON_EC:
2986 /* This rev is really old, and requires untested workarounds */
2987 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2988 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2989 return -EOPNOTSUPP;
2990 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002991 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002992 break;
2993
2994 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002995 break;
2996
Stephen Hemminger05745c42007-09-19 15:36:45 -07002997 case CHIP_ID_YUKON_FE_P:
2998 hw->flags = SKY2_HW_NEWER_PHY
2999 | SKY2_HW_NEW_LE
3000 | SKY2_HW_AUTO_TX_SUM
3001 | SKY2_HW_ADV_POWER_CTL;
3002 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003003
3004 case CHIP_ID_YUKON_SUPR:
3005 hw->flags = SKY2_HW_GIGABIT
3006 | SKY2_HW_NEWER_PHY
3007 | SKY2_HW_NEW_LE
3008 | SKY2_HW_AUTO_TX_SUM
3009 | SKY2_HW_ADV_POWER_CTL;
3010 break;
3011
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003012 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003013 hw->flags = SKY2_HW_GIGABIT
3014 | SKY2_HW_ADV_POWER_CTL;
3015 break;
3016
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003017 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003018 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003019 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003020 | SKY2_HW_ADV_POWER_CTL;
3021 break;
3022
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003023 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003024 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3025 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003026 return -EOPNOTSUPP;
3027 }
3028
Stephen Hemmingere3173832007-02-06 10:45:39 -08003029 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003030 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3031 hw->flags |= SKY2_HW_FIBRE_PHY;
3032
Stephen Hemmingere3173832007-02-06 10:45:39 -08003033 hw->ports = 1;
3034 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3035 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3036 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3037 ++hw->ports;
3038 }
3039
Mike McCormack74a61eb2009-09-21 04:08:52 +00003040 if (sky2_read8(hw, B2_E_0))
3041 hw->flags |= SKY2_HW_RAM_BUFFER;
3042
Stephen Hemmingere3173832007-02-06 10:45:39 -08003043 return 0;
3044}
3045
3046static void sky2_reset(struct sky2_hw *hw)
3047{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003048 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003049 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003050 int i, cap;
3051 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003052
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003053 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003054 if (hw->chip_id == CHIP_ID_YUKON_EX
3055 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3056 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003057 status = sky2_read16(hw, HCU_CCSR);
3058 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3059 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003060 /*
3061 * CPU clock divider shouldn't be used because
3062 * - ASF firmware may malfunction
3063 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3064 */
3065 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003066 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003067 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003068 } else
3069 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3070 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003071
3072 /* do a SW reset */
3073 sky2_write8(hw, B0_CTST, CS_RST_SET);
3074 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3075
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003076 /* allow writes to PCI config */
3077 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3078
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003079 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003080 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003081 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003082 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003083
3084 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3085
Stephen Hemminger555382c2007-08-29 12:58:14 -07003086 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3087 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003088 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3089 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003090
Stephen Hemminger555382c2007-08-29 12:58:14 -07003091 /* If error bit is stuck on ignore it */
3092 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3093 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003094 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003095 hwe_mask |= Y2_IS_PCI_EXP;
3096 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003097
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003098 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003099 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003100
3101 for (i = 0; i < hw->ports; i++) {
3102 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3103 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003104
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003105 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3106 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003107 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3108 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3109 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003110
3111 }
3112
3113 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3114 /* enable MACSec clock gating */
3115 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003116 }
3117
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003118 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3119 u16 reg;
3120 u32 msk;
3121
3122 if (hw->chip_rev == 0) {
3123 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3124 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3125
3126 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3127 reg = 10;
3128 } else {
3129 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3130 reg = 3;
3131 }
3132
3133 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3134
3135 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003136 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003137 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3138 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3139 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3140
3141
3142 /* enable PHY Quick Link */
3143 msk = sky2_read32(hw, B0_IMSK);
3144 msk |= Y2_IS_PHY_QLNK;
3145 sky2_write32(hw, B0_IMSK, msk);
3146
3147 /* check if PSMv2 was running before */
3148 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3149 if (reg & PCI_EXP_LNKCTL_ASPMC) {
stephen hemminger8b055432010-02-12 06:57:58 +00003150 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003151 /* restore the PCIe Link Control register */
3152 sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
3153 }
stephen hemmingera40ccc62010-01-24 18:46:06 +00003154 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003155
3156 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3157 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3158 }
3159
Stephen Hemminger793b8832005-09-14 16:06:14 -07003160 /* Clear I2C IRQ noise */
3161 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162
3163 /* turn off hardware timer (unused) */
3164 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3165 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003166
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003167 /* Turn off descriptor polling */
3168 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169
3170 /* Turn off receive timestamp */
3171 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003172 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173
3174 /* enable the Tx Arbiters */
3175 for (i = 0; i < hw->ports; i++)
3176 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3177
3178 /* Initialize ram interface */
3179 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003180 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003181
3182 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3183 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3184 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3185 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3186 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3187 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3188 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3189 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3190 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3191 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3192 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3193 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3194 }
3195
Stephen Hemminger555382c2007-08-29 12:58:14 -07003196 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003198 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003199 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003200
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003201 memset(hw->st_le, 0, STATUS_LE_BYTES);
3202 hw->st_idx = 0;
3203
3204 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3205 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3206
3207 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003208 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209
3210 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003211 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003213 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3214 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003215
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003216 /* set Status-FIFO ISR watermark */
3217 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3218 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3219 else
3220 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003222 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003223 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3224 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003225
Stephen Hemminger793b8832005-09-14 16:06:14 -07003226 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3228
3229 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3230 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3231 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003232}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003233
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003234/* Take device down (offline).
3235 * Equivalent to doing dev_stop() but this does not
3236 * inform upper layers of the transistion.
3237 */
3238static void sky2_detach(struct net_device *dev)
3239{
3240 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003241 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003242 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003243 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003244 sky2_down(dev);
3245 }
3246}
3247
3248/* Bring device back after doing sky2_detach */
3249static int sky2_reattach(struct net_device *dev)
3250{
3251 int err = 0;
3252
3253 if (netif_running(dev)) {
3254 err = sky2_up(dev);
3255 if (err) {
3256 printk(KERN_INFO PFX "%s: could not restart %d\n",
3257 dev->name, err);
3258 dev_close(dev);
3259 } else {
3260 netif_device_attach(dev);
3261 sky2_set_multicast(dev);
3262 }
3263 }
3264
3265 return err;
3266}
3267
Stephen Hemminger81906792007-02-15 16:40:33 -08003268static void sky2_restart(struct work_struct *work)
3269{
3270 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Mike McCormack8a0c9222010-02-12 06:58:06 +00003271 u32 imask;
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003272 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003273
Stephen Hemminger81906792007-02-15 16:40:33 -08003274 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08003275
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003276 napi_disable(&hw->napi);
Mike McCormack8a0c9222010-02-12 06:58:06 +00003277 synchronize_irq(hw->pdev->irq);
3278 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003279 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003280
Mike McCormack8a0c9222010-02-12 06:58:06 +00003281 for (i = 0; i < hw->ports; i++) {
3282 struct net_device *dev = hw->dev[i];
3283 struct sky2_port *sky2 = netdev_priv(dev);
3284
3285 if (!netif_running(dev))
3286 continue;
3287
3288 netif_carrier_off(dev);
3289 netif_tx_disable(dev);
3290 sky2_hw_down(sky2);
3291 }
3292
3293 sky2_reset(hw);
3294
3295 for (i = 0; i < hw->ports; i++) {
3296 struct net_device *dev = hw->dev[i];
3297 struct sky2_port *sky2 = netdev_priv(dev);
3298
3299 if (!netif_running(dev))
3300 continue;
3301
3302 sky2_hw_up(sky2);
3303 netif_wake_queue(dev);
3304 }
3305
3306 sky2_write32(hw, B0_IMSK, imask);
3307 sky2_read32(hw, B0_IMSK);
3308
3309 sky2_read32(hw, B0_Y2_SP_LISR);
3310 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003311
Stephen Hemminger81906792007-02-15 16:40:33 -08003312 rtnl_unlock();
3313}
3314
Stephen Hemmingere3173832007-02-06 10:45:39 -08003315static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3316{
3317 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3318}
3319
3320static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3321{
3322 const struct sky2_port *sky2 = netdev_priv(dev);
3323
3324 wol->supported = sky2_wol_supported(sky2->hw);
3325 wol->wolopts = sky2->wol;
3326}
3327
3328static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3329{
3330 struct sky2_port *sky2 = netdev_priv(dev);
3331 struct sky2_hw *hw = sky2->hw;
3332
Joe Perches8e95a202009-12-03 07:58:21 +00003333 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3334 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003335 return -EOPNOTSUPP;
3336
3337 sky2->wol = wol->wolopts;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003338 return 0;
3339}
3340
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003341static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003342{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003343 if (sky2_is_copper(hw)) {
3344 u32 modes = SUPPORTED_10baseT_Half
3345 | SUPPORTED_10baseT_Full
3346 | SUPPORTED_100baseT_Half
3347 | SUPPORTED_100baseT_Full
3348 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003349
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003350 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003351 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003352 | SUPPORTED_1000baseT_Full;
3353 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003354 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003355 return SUPPORTED_1000baseT_Half
3356 | SUPPORTED_1000baseT_Full
3357 | SUPPORTED_Autoneg
3358 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003359}
3360
Stephen Hemminger793b8832005-09-14 16:06:14 -07003361static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362{
3363 struct sky2_port *sky2 = netdev_priv(dev);
3364 struct sky2_hw *hw = sky2->hw;
3365
3366 ecmd->transceiver = XCVR_INTERNAL;
3367 ecmd->supported = sky2_supported_modes(hw);
3368 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003369 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003371 ecmd->speed = sky2->speed;
3372 } else {
3373 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003375 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003376
3377 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003378 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3379 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003380 ecmd->duplex = sky2->duplex;
3381 return 0;
3382}
3383
3384static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3385{
3386 struct sky2_port *sky2 = netdev_priv(dev);
3387 const struct sky2_hw *hw = sky2->hw;
3388 u32 supported = sky2_supported_modes(hw);
3389
3390 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003391 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003392 ecmd->advertising = supported;
3393 sky2->duplex = -1;
3394 sky2->speed = -1;
3395 } else {
3396 u32 setting;
3397
Stephen Hemminger793b8832005-09-14 16:06:14 -07003398 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003399 case SPEED_1000:
3400 if (ecmd->duplex == DUPLEX_FULL)
3401 setting = SUPPORTED_1000baseT_Full;
3402 else if (ecmd->duplex == DUPLEX_HALF)
3403 setting = SUPPORTED_1000baseT_Half;
3404 else
3405 return -EINVAL;
3406 break;
3407 case SPEED_100:
3408 if (ecmd->duplex == DUPLEX_FULL)
3409 setting = SUPPORTED_100baseT_Full;
3410 else if (ecmd->duplex == DUPLEX_HALF)
3411 setting = SUPPORTED_100baseT_Half;
3412 else
3413 return -EINVAL;
3414 break;
3415
3416 case SPEED_10:
3417 if (ecmd->duplex == DUPLEX_FULL)
3418 setting = SUPPORTED_10baseT_Full;
3419 else if (ecmd->duplex == DUPLEX_HALF)
3420 setting = SUPPORTED_10baseT_Half;
3421 else
3422 return -EINVAL;
3423 break;
3424 default:
3425 return -EINVAL;
3426 }
3427
3428 if ((setting & supported) == 0)
3429 return -EINVAL;
3430
3431 sky2->speed = ecmd->speed;
3432 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003433 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434 }
3435
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003436 sky2->advertising = ecmd->advertising;
3437
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003438 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003439 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003440 sky2_set_multicast(dev);
3441 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442
3443 return 0;
3444}
3445
3446static void sky2_get_drvinfo(struct net_device *dev,
3447 struct ethtool_drvinfo *info)
3448{
3449 struct sky2_port *sky2 = netdev_priv(dev);
3450
3451 strcpy(info->driver, DRV_NAME);
3452 strcpy(info->version, DRV_VERSION);
3453 strcpy(info->fw_version, "N/A");
3454 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3455}
3456
3457static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003458 char name[ETH_GSTRING_LEN];
3459 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003460} sky2_stats[] = {
3461 { "tx_bytes", GM_TXO_OK_HI },
3462 { "rx_bytes", GM_RXO_OK_HI },
3463 { "tx_broadcast", GM_TXF_BC_OK },
3464 { "rx_broadcast", GM_RXF_BC_OK },
3465 { "tx_multicast", GM_TXF_MC_OK },
3466 { "rx_multicast", GM_RXF_MC_OK },
3467 { "tx_unicast", GM_TXF_UC_OK },
3468 { "rx_unicast", GM_RXF_UC_OK },
3469 { "tx_mac_pause", GM_TXF_MPAUSE },
3470 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003471 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003472 { "late_collision",GM_TXF_LAT_COL },
3473 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003474 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003475 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003476
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003477 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003478 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003479 { "rx_64_byte_packets", GM_RXF_64B },
3480 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3481 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3482 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3483 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3484 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3485 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003487 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3488 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003489 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003490
3491 { "tx_64_byte_packets", GM_TXF_64B },
3492 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3493 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3494 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3495 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3496 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3497 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3498 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003499};
3500
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003501static u32 sky2_get_rx_csum(struct net_device *dev)
3502{
3503 struct sky2_port *sky2 = netdev_priv(dev);
3504
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003505 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003506}
3507
3508static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3509{
3510 struct sky2_port *sky2 = netdev_priv(dev);
3511
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003512 if (data)
3513 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3514 else
3515 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003516
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003517 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3518 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3519
3520 return 0;
3521}
3522
3523static u32 sky2_get_msglevel(struct net_device *netdev)
3524{
3525 struct sky2_port *sky2 = netdev_priv(netdev);
3526 return sky2->msg_enable;
3527}
3528
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003529static int sky2_nway_reset(struct net_device *dev)
3530{
3531 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003532
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003533 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003534 return -EINVAL;
3535
Stephen Hemminger1b537562005-12-20 15:08:07 -08003536 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003537 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003538
3539 return 0;
3540}
3541
Stephen Hemminger793b8832005-09-14 16:06:14 -07003542static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003543{
3544 struct sky2_hw *hw = sky2->hw;
3545 unsigned port = sky2->port;
3546 int i;
3547
3548 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003549 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003550 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003551 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003552
Stephen Hemminger793b8832005-09-14 16:06:14 -07003553 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003554 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3555}
3556
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003557static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3558{
3559 struct sky2_port *sky2 = netdev_priv(netdev);
3560 sky2->msg_enable = value;
3561}
3562
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003563static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003564{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003565 switch (sset) {
3566 case ETH_SS_STATS:
3567 return ARRAY_SIZE(sky2_stats);
3568 default:
3569 return -EOPNOTSUPP;
3570 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003571}
3572
3573static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003574 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003575{
3576 struct sky2_port *sky2 = netdev_priv(dev);
3577
Stephen Hemminger793b8832005-09-14 16:06:14 -07003578 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003579}
3580
Stephen Hemminger793b8832005-09-14 16:06:14 -07003581static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003582{
3583 int i;
3584
3585 switch (stringset) {
3586 case ETH_SS_STATS:
3587 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3588 memcpy(data + i * ETH_GSTRING_LEN,
3589 sky2_stats[i].name, ETH_GSTRING_LEN);
3590 break;
3591 }
3592}
3593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003594static int sky2_set_mac_address(struct net_device *dev, void *p)
3595{
3596 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003597 struct sky2_hw *hw = sky2->hw;
3598 unsigned port = sky2->port;
3599 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003600
3601 if (!is_valid_ether_addr(addr->sa_data))
3602 return -EADDRNOTAVAIL;
3603
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003605 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003606 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003607 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003608 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003609
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003610 /* virtual address for data */
3611 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3612
3613 /* physical address: used for pause frames */
3614 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003615
3616 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003617}
3618
Stephen Hemmingera052b522006-10-17 10:24:23 -07003619static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3620{
3621 u32 bit;
3622
3623 bit = ether_crc(ETH_ALEN, addr) & 63;
3624 filter[bit >> 3] |= 1 << (bit & 7);
3625}
3626
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003627static void sky2_set_multicast(struct net_device *dev)
3628{
3629 struct sky2_port *sky2 = netdev_priv(dev);
3630 struct sky2_hw *hw = sky2->hw;
3631 unsigned port = sky2->port;
3632 struct dev_mc_list *list = dev->mc_list;
3633 u16 reg;
3634 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003635 int rx_pause;
3636 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003637
Stephen Hemmingera052b522006-10-17 10:24:23 -07003638 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003639 memset(filter, 0, sizeof(filter));
3640
3641 reg = gma_read16(hw, port, GM_RX_CTRL);
3642 reg |= GM_RXCR_UCF_ENA;
3643
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003644 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003645 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003646 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003647 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003648 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003649 reg &= ~GM_RXCR_MCF_ENA;
3650 else {
3651 int i;
3652 reg |= GM_RXCR_MCF_ENA;
3653
Stephen Hemmingera052b522006-10-17 10:24:23 -07003654 if (rx_pause)
3655 sky2_add_filter(filter, pause_mc_addr);
3656
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003657 for (i = 0; list && i < netdev_mc_count(dev); i++, list = list->next)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003658 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003659 }
3660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003661 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003662 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003663 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003664 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003665 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003666 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003667 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003668 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003669
3670 gma_write16(hw, port, GM_RX_CTRL, reg);
3671}
3672
3673/* Can have one global because blinking is controlled by
3674 * ethtool and that is always under RTNL mutex
3675 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003676static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003677{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003678 struct sky2_hw *hw = sky2->hw;
3679 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003680
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003681 spin_lock_bh(&sky2->phy_lock);
3682 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3683 hw->chip_id == CHIP_ID_YUKON_EX ||
3684 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3685 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003686 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3687 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003688
3689 switch (mode) {
3690 case MO_LED_OFF:
3691 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3692 PHY_M_LEDC_LOS_CTRL(8) |
3693 PHY_M_LEDC_INIT_CTRL(8) |
3694 PHY_M_LEDC_STA1_CTRL(8) |
3695 PHY_M_LEDC_STA0_CTRL(8));
3696 break;
3697 case MO_LED_ON:
3698 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3699 PHY_M_LEDC_LOS_CTRL(9) |
3700 PHY_M_LEDC_INIT_CTRL(9) |
3701 PHY_M_LEDC_STA1_CTRL(9) |
3702 PHY_M_LEDC_STA0_CTRL(9));
3703 break;
3704 case MO_LED_BLINK:
3705 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3706 PHY_M_LEDC_LOS_CTRL(0xa) |
3707 PHY_M_LEDC_INIT_CTRL(0xa) |
3708 PHY_M_LEDC_STA1_CTRL(0xa) |
3709 PHY_M_LEDC_STA0_CTRL(0xa));
3710 break;
3711 case MO_LED_NORM:
3712 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3713 PHY_M_LEDC_LOS_CTRL(1) |
3714 PHY_M_LEDC_INIT_CTRL(8) |
3715 PHY_M_LEDC_STA1_CTRL(7) |
3716 PHY_M_LEDC_STA0_CTRL(7));
3717 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003718
3719 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003720 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003721 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003722 PHY_M_LED_MO_DUP(mode) |
3723 PHY_M_LED_MO_10(mode) |
3724 PHY_M_LED_MO_100(mode) |
3725 PHY_M_LED_MO_1000(mode) |
3726 PHY_M_LED_MO_RX(mode) |
3727 PHY_M_LED_MO_TX(mode));
3728
3729 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003730}
3731
3732/* blink LED's for finding board */
3733static int sky2_phys_id(struct net_device *dev, u32 data)
3734{
3735 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003736 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003737
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003738 if (data == 0)
3739 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003740
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003741 for (i = 0; i < data; i++) {
3742 sky2_led(sky2, MO_LED_ON);
3743 if (msleep_interruptible(500))
3744 break;
3745 sky2_led(sky2, MO_LED_OFF);
3746 if (msleep_interruptible(500))
3747 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003748 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003749 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003750
3751 return 0;
3752}
3753
3754static void sky2_get_pauseparam(struct net_device *dev,
3755 struct ethtool_pauseparam *ecmd)
3756{
3757 struct sky2_port *sky2 = netdev_priv(dev);
3758
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003759 switch (sky2->flow_mode) {
3760 case FC_NONE:
3761 ecmd->tx_pause = ecmd->rx_pause = 0;
3762 break;
3763 case FC_TX:
3764 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3765 break;
3766 case FC_RX:
3767 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3768 break;
3769 case FC_BOTH:
3770 ecmd->tx_pause = ecmd->rx_pause = 1;
3771 }
3772
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003773 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3774 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003775}
3776
3777static int sky2_set_pauseparam(struct net_device *dev,
3778 struct ethtool_pauseparam *ecmd)
3779{
3780 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003781
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003782 if (ecmd->autoneg == AUTONEG_ENABLE)
3783 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3784 else
3785 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3786
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003787 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003788
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003789 if (netif_running(dev))
3790 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003791
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003792 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003793}
3794
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003795static int sky2_get_coalesce(struct net_device *dev,
3796 struct ethtool_coalesce *ecmd)
3797{
3798 struct sky2_port *sky2 = netdev_priv(dev);
3799 struct sky2_hw *hw = sky2->hw;
3800
3801 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3802 ecmd->tx_coalesce_usecs = 0;
3803 else {
3804 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3805 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3806 }
3807 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3808
3809 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3810 ecmd->rx_coalesce_usecs = 0;
3811 else {
3812 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3813 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3814 }
3815 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3816
3817 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3818 ecmd->rx_coalesce_usecs_irq = 0;
3819 else {
3820 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3821 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3822 }
3823
3824 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3825
3826 return 0;
3827}
3828
3829/* Note: this affect both ports */
3830static int sky2_set_coalesce(struct net_device *dev,
3831 struct ethtool_coalesce *ecmd)
3832{
3833 struct sky2_port *sky2 = netdev_priv(dev);
3834 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003835 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003836
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003837 if (ecmd->tx_coalesce_usecs > tmax ||
3838 ecmd->rx_coalesce_usecs > tmax ||
3839 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003840 return -EINVAL;
3841
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003842 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003843 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003844 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003845 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003846 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003847 return -EINVAL;
3848
3849 if (ecmd->tx_coalesce_usecs == 0)
3850 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3851 else {
3852 sky2_write32(hw, STAT_TX_TIMER_INI,
3853 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3854 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3855 }
3856 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3857
3858 if (ecmd->rx_coalesce_usecs == 0)
3859 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3860 else {
3861 sky2_write32(hw, STAT_LEV_TIMER_INI,
3862 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3863 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3864 }
3865 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3866
3867 if (ecmd->rx_coalesce_usecs_irq == 0)
3868 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3869 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003870 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003871 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3872 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3873 }
3874 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3875 return 0;
3876}
3877
Stephen Hemminger793b8832005-09-14 16:06:14 -07003878static void sky2_get_ringparam(struct net_device *dev,
3879 struct ethtool_ringparam *ering)
3880{
3881 struct sky2_port *sky2 = netdev_priv(dev);
3882
3883 ering->rx_max_pending = RX_MAX_PENDING;
3884 ering->rx_mini_max_pending = 0;
3885 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003886 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003887
3888 ering->rx_pending = sky2->rx_pending;
3889 ering->rx_mini_pending = 0;
3890 ering->rx_jumbo_pending = 0;
3891 ering->tx_pending = sky2->tx_pending;
3892}
3893
3894static int sky2_set_ringparam(struct net_device *dev,
3895 struct ethtool_ringparam *ering)
3896{
3897 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003898
3899 if (ering->rx_pending > RX_MAX_PENDING ||
3900 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003901 ering->tx_pending < TX_MIN_PENDING ||
3902 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003903 return -EINVAL;
3904
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003905 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003906
3907 sky2->rx_pending = ering->rx_pending;
3908 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003909 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003910
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003911 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003912}
3913
Stephen Hemminger793b8832005-09-14 16:06:14 -07003914static int sky2_get_regs_len(struct net_device *dev)
3915{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003916 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003917}
3918
Mike McCormackc32bbff2009-12-31 00:49:43 +00003919static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
3920{
3921 /* This complicated switch statement is to make sure and
3922 * only access regions that are unreserved.
3923 * Some blocks are only valid on dual port cards.
3924 */
3925 switch (b) {
3926 /* second port */
3927 case 5: /* Tx Arbiter 2 */
3928 case 9: /* RX2 */
3929 case 14 ... 15: /* TX2 */
3930 case 17: case 19: /* Ram Buffer 2 */
3931 case 22 ... 23: /* Tx Ram Buffer 2 */
3932 case 25: /* Rx MAC Fifo 1 */
3933 case 27: /* Tx MAC Fifo 2 */
3934 case 31: /* GPHY 2 */
3935 case 40 ... 47: /* Pattern Ram 2 */
3936 case 52: case 54: /* TCP Segmentation 2 */
3937 case 112 ... 116: /* GMAC 2 */
3938 return hw->ports > 1;
3939
3940 case 0: /* Control */
3941 case 2: /* Mac address */
3942 case 4: /* Tx Arbiter 1 */
3943 case 7: /* PCI express reg */
3944 case 8: /* RX1 */
3945 case 12 ... 13: /* TX1 */
3946 case 16: case 18:/* Rx Ram Buffer 1 */
3947 case 20 ... 21: /* Tx Ram Buffer 1 */
3948 case 24: /* Rx MAC Fifo 1 */
3949 case 26: /* Tx MAC Fifo 1 */
3950 case 28 ... 29: /* Descriptor and status unit */
3951 case 30: /* GPHY 1*/
3952 case 32 ... 39: /* Pattern Ram 1 */
3953 case 48: case 50: /* TCP Segmentation 1 */
3954 case 56 ... 60: /* PCI space */
3955 case 80 ... 84: /* GMAC 1 */
3956 return 1;
3957
3958 default:
3959 return 0;
3960 }
3961}
3962
Stephen Hemminger793b8832005-09-14 16:06:14 -07003963/*
3964 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003965 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003966 */
3967static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3968 void *p)
3969{
3970 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003971 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003972 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003973
3974 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003975
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003976 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00003977 /* skip poisonous diagnostic ram region in block 3 */
3978 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003979 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003980 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003981 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003982 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003983 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003984
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003985 p += 128;
3986 io += 128;
3987 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003988}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003989
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003990/* In order to do Jumbo packets on these chips, need to turn off the
3991 * transmit store/forward. Therefore checksum offload won't work.
3992 */
3993static int no_tx_offload(struct net_device *dev)
3994{
3995 const struct sky2_port *sky2 = netdev_priv(dev);
3996 const struct sky2_hw *hw = sky2->hw;
3997
Stephen Hemminger69161612007-06-04 17:23:26 -07003998 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003999}
4000
4001static int sky2_set_tx_csum(struct net_device *dev, u32 data)
4002{
4003 if (data && no_tx_offload(dev))
4004 return -EINVAL;
4005
4006 return ethtool_op_set_tx_csum(dev, data);
4007}
4008
4009
4010static int sky2_set_tso(struct net_device *dev, u32 data)
4011{
4012 if (data && no_tx_offload(dev))
4013 return -EINVAL;
4014
4015 return ethtool_op_set_tso(dev, data);
4016}
4017
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004018static int sky2_get_eeprom_len(struct net_device *dev)
4019{
4020 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004021 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004022 u16 reg2;
4023
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004024 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004025 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4026}
4027
Stephen Hemminger14132352008-08-27 20:46:26 -07004028static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004029{
Stephen Hemminger14132352008-08-27 20:46:26 -07004030 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004031
Stephen Hemminger14132352008-08-27 20:46:26 -07004032 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4033 /* Can take up to 10.6 ms for write */
4034 if (time_after(jiffies, start + HZ/4)) {
4035 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
4036 return -ETIMEDOUT;
4037 }
4038 mdelay(1);
4039 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004040
Stephen Hemminger14132352008-08-27 20:46:26 -07004041 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004042}
4043
Stephen Hemminger14132352008-08-27 20:46:26 -07004044static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4045 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004046{
Stephen Hemminger14132352008-08-27 20:46:26 -07004047 int rc = 0;
4048
4049 while (length > 0) {
4050 u32 val;
4051
4052 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4053 rc = sky2_vpd_wait(hw, cap, 0);
4054 if (rc)
4055 break;
4056
4057 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4058
4059 memcpy(data, &val, min(sizeof(val), length));
4060 offset += sizeof(u32);
4061 data += sizeof(u32);
4062 length -= sizeof(u32);
4063 }
4064
4065 return rc;
4066}
4067
4068static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4069 u16 offset, unsigned int length)
4070{
4071 unsigned int i;
4072 int rc = 0;
4073
4074 for (i = 0; i < length; i += sizeof(u32)) {
4075 u32 val = *(u32 *)(data + i);
4076
4077 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4078 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4079
4080 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4081 if (rc)
4082 break;
4083 }
4084 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004085}
4086
4087static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4088 u8 *data)
4089{
4090 struct sky2_port *sky2 = netdev_priv(dev);
4091 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004092
4093 if (!cap)
4094 return -EINVAL;
4095
4096 eeprom->magic = SKY2_EEPROM_MAGIC;
4097
Stephen Hemminger14132352008-08-27 20:46:26 -07004098 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004099}
4100
4101static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4102 u8 *data)
4103{
4104 struct sky2_port *sky2 = netdev_priv(dev);
4105 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004106
4107 if (!cap)
4108 return -EINVAL;
4109
4110 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4111 return -EINVAL;
4112
Stephen Hemminger14132352008-08-27 20:46:26 -07004113 /* Partial writes not supported */
4114 if ((eeprom->offset & 3) || (eeprom->len & 3))
4115 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004116
Stephen Hemminger14132352008-08-27 20:46:26 -07004117 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004118}
4119
4120
Jeff Garzik7282d492006-09-13 14:30:00 -04004121static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004122 .get_settings = sky2_get_settings,
4123 .set_settings = sky2_set_settings,
4124 .get_drvinfo = sky2_get_drvinfo,
4125 .get_wol = sky2_get_wol,
4126 .set_wol = sky2_set_wol,
4127 .get_msglevel = sky2_get_msglevel,
4128 .set_msglevel = sky2_set_msglevel,
4129 .nway_reset = sky2_nway_reset,
4130 .get_regs_len = sky2_get_regs_len,
4131 .get_regs = sky2_get_regs,
4132 .get_link = ethtool_op_get_link,
4133 .get_eeprom_len = sky2_get_eeprom_len,
4134 .get_eeprom = sky2_get_eeprom,
4135 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004136 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004137 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004138 .set_tso = sky2_set_tso,
4139 .get_rx_csum = sky2_get_rx_csum,
4140 .set_rx_csum = sky2_set_rx_csum,
4141 .get_strings = sky2_get_strings,
4142 .get_coalesce = sky2_get_coalesce,
4143 .set_coalesce = sky2_set_coalesce,
4144 .get_ringparam = sky2_get_ringparam,
4145 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004146 .get_pauseparam = sky2_get_pauseparam,
4147 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004148 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004149 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004150 .get_ethtool_stats = sky2_get_ethtool_stats,
4151};
4152
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004153#ifdef CONFIG_SKY2_DEBUG
4154
4155static struct dentry *sky2_debug;
4156
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004157
4158/*
4159 * Read and parse the first part of Vital Product Data
4160 */
4161#define VPD_SIZE 128
4162#define VPD_MAGIC 0x82
4163
4164static const struct vpd_tag {
4165 char tag[2];
4166 char *label;
4167} vpd_tags[] = {
4168 { "PN", "Part Number" },
4169 { "EC", "Engineering Level" },
4170 { "MN", "Manufacturer" },
4171 { "SN", "Serial Number" },
4172 { "YA", "Asset Tag" },
4173 { "VL", "First Error Log Message" },
4174 { "VF", "Second Error Log Message" },
4175 { "VB", "Boot Agent ROM Configuration" },
4176 { "VE", "EFI UNDI Configuration" },
4177};
4178
4179static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4180{
4181 size_t vpd_size;
4182 loff_t offs;
4183 u8 len;
4184 unsigned char *buf;
4185 u16 reg2;
4186
4187 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4188 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4189
4190 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4191 buf = kmalloc(vpd_size, GFP_KERNEL);
4192 if (!buf) {
4193 seq_puts(seq, "no memory!\n");
4194 return;
4195 }
4196
4197 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4198 seq_puts(seq, "VPD read failed\n");
4199 goto out;
4200 }
4201
4202 if (buf[0] != VPD_MAGIC) {
4203 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4204 goto out;
4205 }
4206 len = buf[1];
4207 if (len == 0 || len > vpd_size - 4) {
4208 seq_printf(seq, "Invalid id length: %d\n", len);
4209 goto out;
4210 }
4211
4212 seq_printf(seq, "%.*s\n", len, buf + 3);
4213 offs = len + 3;
4214
4215 while (offs < vpd_size - 4) {
4216 int i;
4217
4218 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4219 break;
4220 len = buf[offs + 2];
4221 if (offs + len + 3 >= vpd_size)
4222 break;
4223
4224 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4225 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4226 seq_printf(seq, " %s: %.*s\n",
4227 vpd_tags[i].label, len, buf + offs + 3);
4228 break;
4229 }
4230 }
4231 offs += len + 3;
4232 }
4233out:
4234 kfree(buf);
4235}
4236
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004237static int sky2_debug_show(struct seq_file *seq, void *v)
4238{
4239 struct net_device *dev = seq->private;
4240 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004241 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004242 unsigned port = sky2->port;
4243 unsigned idx, last;
4244 int sop;
4245
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004246 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004247
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004248 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004249 sky2_read32(hw, B0_ISRC),
4250 sky2_read32(hw, B0_IMSK),
4251 sky2_read32(hw, B0_Y2_SP_ICR));
4252
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004253 if (!netif_running(dev)) {
4254 seq_printf(seq, "network not running\n");
4255 return 0;
4256 }
4257
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004258 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004259 last = sky2_read16(hw, STAT_PUT_IDX);
4260
4261 if (hw->st_idx == last)
4262 seq_puts(seq, "Status ring (empty)\n");
4263 else {
4264 seq_puts(seq, "Status ring\n");
4265 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4266 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4267 const struct sky2_status_le *le = hw->st_le + idx;
4268 seq_printf(seq, "[%d] %#x %d %#x\n",
4269 idx, le->opcode, le->length, le->status);
4270 }
4271 seq_puts(seq, "\n");
4272 }
4273
4274 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4275 sky2->tx_cons, sky2->tx_prod,
4276 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4277 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4278
4279 /* Dump contents of tx ring */
4280 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004281 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4282 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004283 const struct sky2_tx_le *le = sky2->tx_le + idx;
4284 u32 a = le32_to_cpu(le->addr);
4285
4286 if (sop)
4287 seq_printf(seq, "%u:", idx);
4288 sop = 0;
4289
4290 switch(le->opcode & ~HW_OWNER) {
4291 case OP_ADDR64:
4292 seq_printf(seq, " %#x:", a);
4293 break;
4294 case OP_LRGLEN:
4295 seq_printf(seq, " mtu=%d", a);
4296 break;
4297 case OP_VLAN:
4298 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4299 break;
4300 case OP_TCPLISW:
4301 seq_printf(seq, " csum=%#x", a);
4302 break;
4303 case OP_LARGESEND:
4304 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4305 break;
4306 case OP_PACKET:
4307 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4308 break;
4309 case OP_BUFFER:
4310 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4311 break;
4312 default:
4313 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4314 a, le16_to_cpu(le->length));
4315 }
4316
4317 if (le->ctrl & EOP) {
4318 seq_putc(seq, '\n');
4319 sop = 1;
4320 }
4321 }
4322
4323 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4324 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004325 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004326 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4327
David S. Millerd1d08d12008-01-07 20:53:33 -08004328 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004329 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004330 return 0;
4331}
4332
4333static int sky2_debug_open(struct inode *inode, struct file *file)
4334{
4335 return single_open(file, sky2_debug_show, inode->i_private);
4336}
4337
4338static const struct file_operations sky2_debug_fops = {
4339 .owner = THIS_MODULE,
4340 .open = sky2_debug_open,
4341 .read = seq_read,
4342 .llseek = seq_lseek,
4343 .release = single_release,
4344};
4345
4346/*
4347 * Use network device events to create/remove/rename
4348 * debugfs file entries
4349 */
4350static int sky2_device_event(struct notifier_block *unused,
4351 unsigned long event, void *ptr)
4352{
4353 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004354 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004355
Stephen Hemminger1436b302008-11-19 21:59:54 -08004356 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004357 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004358
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004359 switch(event) {
4360 case NETDEV_CHANGENAME:
4361 if (sky2->debugfs) {
4362 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4363 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004364 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004365 break;
4366
4367 case NETDEV_GOING_DOWN:
4368 if (sky2->debugfs) {
4369 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4370 dev->name);
4371 debugfs_remove(sky2->debugfs);
4372 sky2->debugfs = NULL;
4373 }
4374 break;
4375
4376 case NETDEV_UP:
4377 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4378 sky2_debug, dev,
4379 &sky2_debug_fops);
4380 if (IS_ERR(sky2->debugfs))
4381 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004382 }
4383
4384 return NOTIFY_DONE;
4385}
4386
4387static struct notifier_block sky2_notifier = {
4388 .notifier_call = sky2_device_event,
4389};
4390
4391
4392static __init void sky2_debug_init(void)
4393{
4394 struct dentry *ent;
4395
4396 ent = debugfs_create_dir("sky2", NULL);
4397 if (!ent || IS_ERR(ent))
4398 return;
4399
4400 sky2_debug = ent;
4401 register_netdevice_notifier(&sky2_notifier);
4402}
4403
4404static __exit void sky2_debug_cleanup(void)
4405{
4406 if (sky2_debug) {
4407 unregister_netdevice_notifier(&sky2_notifier);
4408 debugfs_remove(sky2_debug);
4409 sky2_debug = NULL;
4410 }
4411}
4412
4413#else
4414#define sky2_debug_init()
4415#define sky2_debug_cleanup()
4416#endif
4417
Stephen Hemminger1436b302008-11-19 21:59:54 -08004418/* Two copies of network device operations to handle special case of
4419 not allowing netpoll on second port */
4420static const struct net_device_ops sky2_netdev_ops[2] = {
4421 {
4422 .ndo_open = sky2_up,
4423 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004424 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004425 .ndo_do_ioctl = sky2_ioctl,
4426 .ndo_validate_addr = eth_validate_addr,
4427 .ndo_set_mac_address = sky2_set_mac_address,
4428 .ndo_set_multicast_list = sky2_set_multicast,
4429 .ndo_change_mtu = sky2_change_mtu,
4430 .ndo_tx_timeout = sky2_tx_timeout,
4431#ifdef SKY2_VLAN_TAG_USED
4432 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4433#endif
4434#ifdef CONFIG_NET_POLL_CONTROLLER
4435 .ndo_poll_controller = sky2_netpoll,
4436#endif
4437 },
4438 {
4439 .ndo_open = sky2_up,
4440 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004441 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004442 .ndo_do_ioctl = sky2_ioctl,
4443 .ndo_validate_addr = eth_validate_addr,
4444 .ndo_set_mac_address = sky2_set_mac_address,
4445 .ndo_set_multicast_list = sky2_set_multicast,
4446 .ndo_change_mtu = sky2_change_mtu,
4447 .ndo_tx_timeout = sky2_tx_timeout,
4448#ifdef SKY2_VLAN_TAG_USED
4449 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4450#endif
4451 },
4452};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004453
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004454/* Initialize network device */
4455static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004456 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004457 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004458{
4459 struct sky2_port *sky2;
4460 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4461
4462 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004463 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004464 return NULL;
4465 }
4466
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004467 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004468 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004469 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004470 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004471 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004472
4473 sky2 = netdev_priv(dev);
4474 sky2->netdev = dev;
4475 sky2->hw = hw;
4476 sky2->msg_enable = netif_msg_init(debug, default_msg);
4477
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004478 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004479 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4480 if (hw->chip_id != CHIP_ID_YUKON_XL)
4481 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4482
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004483 sky2->flow_mode = FC_BOTH;
4484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004485 sky2->duplex = -1;
4486 sky2->speed = -1;
4487 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004488 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004489
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004490 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004491
Stephen Hemminger793b8832005-09-14 16:06:14 -07004492 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004493 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004494 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004495
4496 hw->dev[port] = dev;
4497
4498 sky2->port = port;
4499
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004500 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004501 if (highmem)
4502 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004503
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004504#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004505 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4506 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4507 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4508 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004509 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004510#endif
4511
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004512 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004513 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004514 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004515
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004516 return dev;
4517}
4518
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004519static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004520{
4521 const struct sky2_port *sky2 = netdev_priv(dev);
4522
Joe Perches6c35aba2010-02-15 08:34:21 +00004523 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004524}
4525
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004526/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004527static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004528{
4529 struct sky2_hw *hw = dev_id;
4530 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4531
4532 if (status == 0)
4533 return IRQ_NONE;
4534
4535 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004536 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004537 wake_up(&hw->msi_wait);
4538 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4539 }
4540 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4541
4542 return IRQ_HANDLED;
4543}
4544
4545/* Test interrupt path by forcing a a software IRQ */
4546static int __devinit sky2_test_msi(struct sky2_hw *hw)
4547{
4548 struct pci_dev *pdev = hw->pdev;
4549 int err;
4550
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004551 init_waitqueue_head (&hw->msi_wait);
4552
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004553 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4554
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004555 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004556 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004557 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004558 return err;
4559 }
4560
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004561 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004562 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004563
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004564 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004565
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004566 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004567 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004568 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4569 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004570
4571 err = -EOPNOTSUPP;
4572 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4573 }
4574
4575 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004576 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004577
4578 free_irq(pdev->irq, hw);
4579
4580 return err;
4581}
4582
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004583/* This driver supports yukon2 chipset only */
4584static const char *sky2_name(u8 chipid, char *buf, int sz)
4585{
4586 const char *name[] = {
4587 "XL", /* 0xb3 */
4588 "EC Ultra", /* 0xb4 */
4589 "Extreme", /* 0xb5 */
4590 "EC", /* 0xb6 */
4591 "FE", /* 0xb7 */
4592 "FE+", /* 0xb8 */
4593 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004594 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004595 "Unknown", /* 0xbb */
4596 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004597 };
4598
stephen hemmingerdae3a512009-12-14 08:33:47 +00004599 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004600 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4601 else
4602 snprintf(buf, sz, "(chip %#x)", chipid);
4603 return buf;
4604}
4605
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004606static int __devinit sky2_probe(struct pci_dev *pdev,
4607 const struct pci_device_id *ent)
4608{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004609 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004610 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004611 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004612 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004613 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004614
Stephen Hemminger793b8832005-09-14 16:06:14 -07004615 err = pci_enable_device(pdev);
4616 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004617 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004618 goto err_out;
4619 }
4620
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004621 /* Get configuration information
4622 * Note: only regular PCI config access once to test for HW issues
4623 * other PCI access through shared memory for speed and to
4624 * avoid MMCONFIG problems.
4625 */
4626 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4627 if (err) {
4628 dev_err(&pdev->dev, "PCI read config failed\n");
4629 goto err_out;
4630 }
4631
4632 if (~reg == 0) {
4633 dev_err(&pdev->dev, "PCI configuration read error\n");
4634 goto err_out;
4635 }
4636
Stephen Hemminger793b8832005-09-14 16:06:14 -07004637 err = pci_request_regions(pdev, DRV_NAME);
4638 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004639 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004640 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004641 }
4642
4643 pci_set_master(pdev);
4644
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004645 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004646 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004647 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004648 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004649 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004650 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4651 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004652 goto err_out_free_regions;
4653 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004654 } else {
Yang Hongyang284901a92009-04-06 19:01:15 -07004655 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004656 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004657 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004658 goto err_out_free_regions;
4659 }
4660 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004661
Stephen Hemminger38345072009-02-03 11:27:30 +00004662
4663#ifdef __BIG_ENDIAN
4664 /* The sk98lin vendor driver uses hardware byte swapping but
4665 * this driver uses software swapping.
4666 */
4667 reg &= ~PCI_REV_DESC;
4668 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4669 if (err) {
4670 dev_err(&pdev->dev, "PCI write config failed\n");
4671 goto err_out_free_regions;
4672 }
4673#endif
4674
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004675 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004677 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004678
4679 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4680 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004681 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004682 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004683 goto err_out_free_regions;
4684 }
4685
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004686 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004687 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004688
4689 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4690 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004691 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004692 goto err_out_free_hw;
4693 }
4694
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004695 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004696 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004697 if (!hw->st_le)
4698 goto err_out_iounmap;
4699
Stephen Hemmingere3173832007-02-06 10:45:39 -08004700 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004701 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004702 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004703
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004704 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4705 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004706
Stephen Hemmingere3173832007-02-06 10:45:39 -08004707 sky2_reset(hw);
4708
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004709 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004710 if (!dev) {
4711 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004712 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004713 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004714
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004715 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4716 err = sky2_test_msi(hw);
4717 if (err == -EOPNOTSUPP)
4718 pci_disable_msi(pdev);
4719 else if (err)
4720 goto err_out_free_netdev;
4721 }
4722
Stephen Hemminger793b8832005-09-14 16:06:14 -07004723 err = register_netdev(dev);
4724 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004725 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004726 goto err_out_free_netdev;
4727 }
4728
Brandon Philips33cb7d32009-10-29 13:58:07 +00004729 netif_carrier_off(dev);
4730
Stephen Hemminger6de16232007-10-17 13:26:42 -07004731 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4732
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004733 err = request_irq(pdev->irq, sky2_intr,
4734 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004735 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004736 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004737 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004738 goto err_out_unregister;
4739 }
4740 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004741 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004742
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004743 sky2_show_addr(dev);
4744
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004745 if (hw->ports > 1) {
4746 struct net_device *dev1;
4747
Stephen Hemmingerca519272009-09-14 06:22:29 +00004748 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004749 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004750 if (dev1 && (err = register_netdev(dev1)) == 0)
4751 sky2_show_addr(dev1);
4752 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004753 dev_warn(&pdev->dev,
4754 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004755 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004756 hw->ports = 1;
4757 if (dev1)
4758 free_netdev(dev1);
4759 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004760 }
4761
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004762 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004763 INIT_WORK(&hw->restart_work, sky2_restart);
4764
Stephen Hemminger793b8832005-09-14 16:06:14 -07004765 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004766 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004767
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004768 return 0;
4769
Stephen Hemminger793b8832005-09-14 16:06:14 -07004770err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004771 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004772 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004773 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004774err_out_free_netdev:
4775 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004776err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004777 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004778 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004779err_out_iounmap:
4780 iounmap(hw->regs);
4781err_out_free_hw:
4782 kfree(hw);
4783err_out_free_regions:
4784 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004785err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004786 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004787err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004788 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004789 return err;
4790}
4791
4792static void __devexit sky2_remove(struct pci_dev *pdev)
4793{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004794 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004795 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004796
Stephen Hemminger793b8832005-09-14 16:06:14 -07004797 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004798 return;
4799
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004800 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004801 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004802
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004803 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004804 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004805
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004806 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004807
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004808 sky2_power_aux(hw);
4809
Stephen Hemminger793b8832005-09-14 16:06:14 -07004810 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004811 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004812
4813 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004814 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004815 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004816 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004817 pci_release_regions(pdev);
4818 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004819
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004820 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004821 free_netdev(hw->dev[i]);
4822
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004823 iounmap(hw->regs);
4824 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004826 pci_set_drvdata(pdev, NULL);
4827}
4828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004829static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4830{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004831 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004832 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004833
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004834 if (!hw)
4835 return 0;
4836
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004837 del_timer_sync(&hw->watchdog_timer);
4838 cancel_work_sync(&hw->restart_work);
4839
Stephen Hemminger19720732009-08-14 05:15:16 +00004840 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004841 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004842 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004843 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004844
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004845 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004846
4847 if (sky2->wol)
4848 sky2_wol_init(sky2);
4849
4850 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004851 }
4852
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004853 device_set_wakeup_enable(&pdev->dev, wol != 0);
4854
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004855 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004856 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004857 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004858 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004859
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004860 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004861 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004862 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004863
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004864 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004865}
4866
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004867#ifdef CONFIG_PM
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004868static int sky2_resume(struct pci_dev *pdev)
4869{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004870 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004871 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004872
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004873 if (!hw)
4874 return 0;
4875
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004876 err = pci_set_power_state(pdev, PCI_D0);
4877 if (err)
4878 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004879
4880 err = pci_restore_state(pdev);
4881 if (err)
4882 goto out;
4883
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004884 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004885
4886 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00004887 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4888 if (err) {
4889 dev_err(&pdev->dev, "PCI write config failed\n");
4890 goto out;
4891 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004892
Stephen Hemmingere3173832007-02-06 10:45:39 -08004893 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004894 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004895 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004896
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004897 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004898 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004899 err = sky2_reattach(hw->dev[i]);
4900 if (err)
4901 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004902 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004903 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004904
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004905 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004906out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004907 rtnl_unlock();
4908
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004909 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004910 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004911 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004912}
4913#endif
4914
Stephen Hemmingere3173832007-02-06 10:45:39 -08004915static void sky2_shutdown(struct pci_dev *pdev)
4916{
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004917 sky2_suspend(pdev, PMSG_SUSPEND);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004918}
4919
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004920static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004921 .name = DRV_NAME,
4922 .id_table = sky2_id_table,
4923 .probe = sky2_probe,
4924 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004925#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004926 .suspend = sky2_suspend,
4927 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004928#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004929 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004930};
4931
4932static int __init sky2_init_module(void)
4933{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004934 pr_info(PFX "driver version " DRV_VERSION "\n");
4935
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004936 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004937 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004938}
4939
4940static void __exit sky2_cleanup_module(void)
4941{
4942 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004943 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004944}
4945
4946module_init(sky2_init_module);
4947module_exit(sky2_cleanup_module);
4948
4949MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004950MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004951MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004952MODULE_VERSION(DRV_VERSION);