blob: 989699641e10597186be9a3114341da937598653 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * Definitions for the NVM Express interface
Matthew Wilcox8757ad62014-04-11 10:37:39 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
15#ifndef _LINUX_NVME_H
16#define _LINUX_NVME_H
17
Christoph Hellwig2812dfe2015-10-09 18:19:20 +020018#include <linux/types.h>
Christoph Hellwigeb793e22016-06-13 16:45:25 +020019#include <linux/uuid.h>
20
21/* NQN names in commands fields specified one size */
22#define NVMF_NQN_FIELD_LEN 256
23
24/* However the max length of a qualified name is another size */
25#define NVMF_NQN_SIZE 223
26
27#define NVMF_TRSVCID_SIZE 32
28#define NVMF_TRADDR_SIZE 256
29#define NVMF_TSAS_SIZE 256
30
31#define NVME_DISC_SUBSYS_NAME "nqn.2014-08.org.nvmexpress.discovery"
32
33#define NVME_RDMA_IP_PORT 4420
34
35enum nvme_subsys_type {
36 NVME_NQN_DISC = 1, /* Discovery type target subsystem */
37 NVME_NQN_NVME = 2, /* NVME type target subsystem */
38};
39
40/* Address Family codes for Discovery Log Page entry ADRFAM field */
41enum {
42 NVMF_ADDR_FAMILY_PCI = 0, /* PCIe */
43 NVMF_ADDR_FAMILY_IP4 = 1, /* IP4 */
44 NVMF_ADDR_FAMILY_IP6 = 2, /* IP6 */
45 NVMF_ADDR_FAMILY_IB = 3, /* InfiniBand */
46 NVMF_ADDR_FAMILY_FC = 4, /* Fibre Channel */
47};
48
49/* Transport Type codes for Discovery Log Page entry TRTYPE field */
50enum {
51 NVMF_TRTYPE_RDMA = 1, /* RDMA */
52 NVMF_TRTYPE_FC = 2, /* Fibre Channel */
53 NVMF_TRTYPE_LOOP = 254, /* Reserved for host usage */
54 NVMF_TRTYPE_MAX,
55};
56
57/* Transport Requirements codes for Discovery Log Page entry TREQ field */
58enum {
59 NVMF_TREQ_NOT_SPECIFIED = 0, /* Not specified */
60 NVMF_TREQ_REQUIRED = 1, /* Required */
61 NVMF_TREQ_NOT_REQUIRED = 2, /* Not Required */
62};
63
64/* RDMA QP Service Type codes for Discovery Log Page entry TSAS
65 * RDMA_QPTYPE field
66 */
67enum {
68 NVMF_RDMA_QPTYPE_CONNECTED = 0, /* Reliable Connected */
69 NVMF_RDMA_QPTYPE_DATAGRAM = 1, /* Reliable Datagram */
70};
71
72/* RDMA QP Service Type codes for Discovery Log Page entry TSAS
73 * RDMA_QPTYPE field
74 */
75enum {
76 NVMF_RDMA_PRTYPE_NOT_SPECIFIED = 0, /* No Provider Specified */
77 NVMF_RDMA_PRTYPE_IB = 1, /* InfiniBand */
78 NVMF_RDMA_PRTYPE_ROCE = 2, /* InfiniBand RoCE */
79 NVMF_RDMA_PRTYPE_ROCEV2 = 3, /* InfiniBand RoCEV2 */
80 NVMF_RDMA_PRTYPE_IWARP = 4, /* IWARP */
81};
82
83/* RDMA Connection Management Service Type codes for Discovery Log Page
84 * entry TSAS RDMA_CMS field
85 */
86enum {
87 NVMF_RDMA_CMS_RDMA_CM = 0, /* Sockets based enpoint addressing */
88};
89
90#define NVMF_AQ_DEPTH 32
Christoph Hellwig2812dfe2015-10-09 18:19:20 +020091
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +010092enum {
93 NVME_REG_CAP = 0x0000, /* Controller Capabilities */
94 NVME_REG_VS = 0x0008, /* Version */
95 NVME_REG_INTMS = 0x000c, /* Interrupt Mask Set */
Wang Sheng-Huia5b714a2016-04-27 20:10:16 +080096 NVME_REG_INTMC = 0x0010, /* Interrupt Mask Clear */
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +010097 NVME_REG_CC = 0x0014, /* Controller Configuration */
98 NVME_REG_CSTS = 0x001c, /* Controller Status */
99 NVME_REG_NSSR = 0x0020, /* NVM Subsystem Reset */
100 NVME_REG_AQA = 0x0024, /* Admin Queue Attributes */
101 NVME_REG_ASQ = 0x0028, /* Admin SQ Base Address */
Wang Sheng-Huia5b714a2016-04-27 20:10:16 +0800102 NVME_REG_ACQ = 0x0030, /* Admin CQ Base Address */
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +0100103 NVME_REG_CMBLOC = 0x0038, /* Controller Memory Buffer Location */
104 NVME_REG_CMBSZ = 0x003c, /* Controller Memory Buffer Size */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500105};
106
Keith Buscha0cadb82012-07-27 13:57:23 -0400107#define NVME_CAP_MQES(cap) ((cap) & 0xffff)
Matthew Wilcox22605f92011-04-19 15:04:20 -0400108#define NVME_CAP_TIMEOUT(cap) (((cap) >> 24) & 0xff)
Matthew Wilcoxf1938f62011-10-20 17:00:41 -0400109#define NVME_CAP_STRIDE(cap) (((cap) >> 32) & 0xf)
Keith Buschdfbac8c2015-08-10 15:20:40 -0600110#define NVME_CAP_NSSRC(cap) (((cap) >> 36) & 0x1)
Keith Busch8fc23e02012-07-26 11:29:57 -0600111#define NVME_CAP_MPSMIN(cap) (((cap) >> 48) & 0xf)
Keith Busch1d090622014-06-23 11:34:01 -0600112#define NVME_CAP_MPSMAX(cap) (((cap) >> 52) & 0xf)
Matthew Wilcox22605f92011-04-19 15:04:20 -0400113
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600114#define NVME_CMB_BIR(cmbloc) ((cmbloc) & 0x7)
115#define NVME_CMB_OFST(cmbloc) (((cmbloc) >> 12) & 0xfffff)
116#define NVME_CMB_SZ(cmbsz) (((cmbsz) >> 12) & 0xfffff)
117#define NVME_CMB_SZU(cmbsz) (((cmbsz) >> 8) & 0xf)
118
119#define NVME_CMB_WDS(cmbsz) ((cmbsz) & 0x10)
120#define NVME_CMB_RDS(cmbsz) ((cmbsz) & 0x8)
121#define NVME_CMB_LISTS(cmbsz) ((cmbsz) & 0x4)
122#define NVME_CMB_CQS(cmbsz) ((cmbsz) & 0x2)
123#define NVME_CMB_SQS(cmbsz) ((cmbsz) & 0x1)
124
Christoph Hellwig69cd27e2016-06-06 23:20:45 +0200125/*
126 * Submission and Completion Queue Entry Sizes for the NVM command set.
127 * (In bytes and specified as a power of two (2^n)).
128 */
129#define NVME_NVM_IOSQES 6
130#define NVME_NVM_IOCQES 4
131
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500132enum {
133 NVME_CC_ENABLE = 1 << 0,
134 NVME_CC_CSS_NVM = 0 << 4,
135 NVME_CC_MPS_SHIFT = 7,
136 NVME_CC_ARB_RR = 0 << 11,
137 NVME_CC_ARB_WRRU = 1 << 11,
Matthew Wilcox7f53f9d2011-03-22 15:55:45 -0400138 NVME_CC_ARB_VS = 7 << 11,
139 NVME_CC_SHN_NONE = 0 << 14,
140 NVME_CC_SHN_NORMAL = 1 << 14,
141 NVME_CC_SHN_ABRUPT = 2 << 14,
Keith Busch1894d8f2013-07-15 15:02:22 -0600142 NVME_CC_SHN_MASK = 3 << 14,
Christoph Hellwig69cd27e2016-06-06 23:20:45 +0200143 NVME_CC_IOSQES = NVME_NVM_IOSQES << 16,
144 NVME_CC_IOCQES = NVME_NVM_IOCQES << 20,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500145 NVME_CSTS_RDY = 1 << 0,
146 NVME_CSTS_CFS = 1 << 1,
Keith Buschdfbac8c2015-08-10 15:20:40 -0600147 NVME_CSTS_NSSRO = 1 << 4,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500148 NVME_CSTS_SHST_NORMAL = 0 << 2,
149 NVME_CSTS_SHST_OCCUR = 1 << 2,
150 NVME_CSTS_SHST_CMPLT = 2 << 2,
Keith Busch1894d8f2013-07-15 15:02:22 -0600151 NVME_CSTS_SHST_MASK = 3 << 2,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500152};
153
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200154struct nvme_id_power_state {
155 __le16 max_power; /* centiwatts */
156 __u8 rsvd2;
157 __u8 flags;
158 __le32 entry_lat; /* microseconds */
159 __le32 exit_lat; /* microseconds */
160 __u8 read_tput;
161 __u8 read_lat;
162 __u8 write_tput;
163 __u8 write_lat;
164 __le16 idle_power;
165 __u8 idle_scale;
166 __u8 rsvd19;
167 __le16 active_power;
168 __u8 active_work_scale;
169 __u8 rsvd23[9];
170};
171
172enum {
173 NVME_PS_FLAGS_MAX_POWER_SCALE = 1 << 0,
174 NVME_PS_FLAGS_NON_OP_STATE = 1 << 1,
175};
176
177struct nvme_id_ctrl {
178 __le16 vid;
179 __le16 ssvid;
180 char sn[20];
181 char mn[40];
182 char fr[8];
183 __u8 rab;
184 __u8 ieee[3];
Christoph Hellwiga446c082016-09-30 13:51:06 +0200185 __u8 cmic;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200186 __u8 mdts;
Christoph Hellwig08c69642015-10-02 15:27:16 +0200187 __le16 cntlid;
188 __le32 ver;
Christoph Hellwig14e974a2016-06-06 23:20:43 +0200189 __le32 rtd3r;
190 __le32 rtd3e;
191 __le32 oaes;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200192 __le32 ctratt;
193 __u8 rsvd100[156];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200194 __le16 oacs;
195 __u8 acl;
196 __u8 aerl;
197 __u8 frmw;
198 __u8 lpa;
199 __u8 elpe;
200 __u8 npss;
201 __u8 avscc;
202 __u8 apsta;
203 __le16 wctemp;
204 __le16 cctemp;
Christoph Hellwiga446c082016-09-30 13:51:06 +0200205 __le16 mtfa;
206 __le32 hmpre;
207 __le32 hmmin;
208 __u8 tnvmcap[16];
209 __u8 unvmcap[16];
210 __le32 rpmbs;
211 __u8 rsvd316[4];
Sagi Grimberg7b89eae2016-06-13 16:45:27 +0200212 __le16 kas;
213 __u8 rsvd322[190];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200214 __u8 sqes;
215 __u8 cqes;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200216 __le16 maxcmd;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200217 __le32 nn;
218 __le16 oncs;
219 __le16 fuses;
220 __u8 fna;
221 __u8 vwc;
222 __le16 awun;
223 __le16 awupf;
224 __u8 nvscc;
225 __u8 rsvd531;
226 __le16 acwu;
227 __u8 rsvd534[2];
228 __le32 sgls;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200229 __u8 rsvd540[228];
230 char subnqn[256];
231 __u8 rsvd1024[768];
232 __le32 ioccsz;
233 __le32 iorcsz;
234 __le16 icdoff;
235 __u8 ctrattr;
236 __u8 msdbd;
237 __u8 rsvd1804[244];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200238 struct nvme_id_power_state psd[32];
239 __u8 vs[1024];
240};
241
242enum {
243 NVME_CTRL_ONCS_COMPARE = 1 << 0,
244 NVME_CTRL_ONCS_WRITE_UNCORRECTABLE = 1 << 1,
245 NVME_CTRL_ONCS_DSM = 1 << 2,
246 NVME_CTRL_VWC_PRESENT = 1 << 0,
247};
248
249struct nvme_lbaf {
250 __le16 ms;
251 __u8 ds;
252 __u8 rp;
253};
254
255struct nvme_id_ns {
256 __le64 nsze;
257 __le64 ncap;
258 __le64 nuse;
259 __u8 nsfeat;
260 __u8 nlbaf;
261 __u8 flbas;
262 __u8 mc;
263 __u8 dpc;
264 __u8 dps;
265 __u8 nmic;
266 __u8 rescap;
267 __u8 fpi;
268 __u8 rsvd33;
269 __le16 nawun;
270 __le16 nawupf;
271 __le16 nacwu;
272 __le16 nabsn;
273 __le16 nabo;
274 __le16 nabspf;
275 __u16 rsvd46;
Christoph Hellwiga446c082016-09-30 13:51:06 +0200276 __u8 nvmcap[16];
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200277 __u8 rsvd64[40];
278 __u8 nguid[16];
279 __u8 eui64[8];
280 struct nvme_lbaf lbaf[16];
281 __u8 rsvd192[192];
282 __u8 vs[3712];
283};
284
285enum {
286 NVME_NS_FEAT_THIN = 1 << 0,
287 NVME_NS_FLBAS_LBA_MASK = 0xf,
288 NVME_NS_FLBAS_META_EXT = 0x10,
289 NVME_LBAF_RP_BEST = 0,
290 NVME_LBAF_RP_BETTER = 1,
291 NVME_LBAF_RP_GOOD = 2,
292 NVME_LBAF_RP_DEGRADED = 3,
293 NVME_NS_DPC_PI_LAST = 1 << 4,
294 NVME_NS_DPC_PI_FIRST = 1 << 3,
295 NVME_NS_DPC_PI_TYPE3 = 1 << 2,
296 NVME_NS_DPC_PI_TYPE2 = 1 << 1,
297 NVME_NS_DPC_PI_TYPE1 = 1 << 0,
298 NVME_NS_DPS_PI_FIRST = 1 << 3,
299 NVME_NS_DPS_PI_MASK = 0x7,
300 NVME_NS_DPS_PI_TYPE1 = 1,
301 NVME_NS_DPS_PI_TYPE2 = 2,
302 NVME_NS_DPS_PI_TYPE3 = 3,
303};
304
305struct nvme_smart_log {
306 __u8 critical_warning;
307 __u8 temperature[2];
308 __u8 avail_spare;
309 __u8 spare_thresh;
310 __u8 percent_used;
311 __u8 rsvd6[26];
312 __u8 data_units_read[16];
313 __u8 data_units_written[16];
314 __u8 host_reads[16];
315 __u8 host_writes[16];
316 __u8 ctrl_busy_time[16];
317 __u8 power_cycles[16];
318 __u8 power_on_hours[16];
319 __u8 unsafe_shutdowns[16];
320 __u8 media_errors[16];
321 __u8 num_err_log_entries[16];
322 __le32 warning_temp_time;
323 __le32 critical_comp_time;
324 __le16 temp_sensor[8];
325 __u8 rsvd216[296];
326};
327
328enum {
329 NVME_SMART_CRIT_SPARE = 1 << 0,
330 NVME_SMART_CRIT_TEMPERATURE = 1 << 1,
331 NVME_SMART_CRIT_RELIABILITY = 1 << 2,
332 NVME_SMART_CRIT_MEDIA = 1 << 3,
333 NVME_SMART_CRIT_VOLATILE_MEMORY = 1 << 4,
334};
335
336enum {
337 NVME_AER_NOTICE_NS_CHANGED = 0x0002,
338};
339
340struct nvme_lba_range_type {
341 __u8 type;
342 __u8 attributes;
343 __u8 rsvd2[14];
344 __u64 slba;
345 __u64 nlb;
346 __u8 guid[16];
347 __u8 rsvd48[16];
348};
349
350enum {
351 NVME_LBART_TYPE_FS = 0x01,
352 NVME_LBART_TYPE_RAID = 0x02,
353 NVME_LBART_TYPE_CACHE = 0x03,
354 NVME_LBART_TYPE_SWAP = 0x04,
355
356 NVME_LBART_ATTRIB_TEMP = 1 << 0,
357 NVME_LBART_ATTRIB_HIDE = 1 << 1,
358};
359
360struct nvme_reservation_status {
361 __le32 gen;
362 __u8 rtype;
363 __u8 regctl[2];
364 __u8 resv5[2];
365 __u8 ptpls;
366 __u8 resv10[13];
367 struct {
368 __le16 cntlid;
369 __u8 rcsts;
370 __u8 resv3[5];
371 __le64 hostid;
372 __le64 rkey;
373 } regctl_ds[];
374};
375
Christoph Hellwig79f370e2016-06-06 23:20:46 +0200376enum nvme_async_event_type {
377 NVME_AER_TYPE_ERROR = 0,
378 NVME_AER_TYPE_SMART = 1,
379 NVME_AER_TYPE_NOTICE = 2,
380};
381
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200382/* I/O commands */
383
384enum nvme_opcode {
385 nvme_cmd_flush = 0x00,
386 nvme_cmd_write = 0x01,
387 nvme_cmd_read = 0x02,
388 nvme_cmd_write_uncor = 0x04,
389 nvme_cmd_compare = 0x05,
390 nvme_cmd_write_zeroes = 0x08,
391 nvme_cmd_dsm = 0x09,
392 nvme_cmd_resv_register = 0x0d,
393 nvme_cmd_resv_report = 0x0e,
394 nvme_cmd_resv_acquire = 0x11,
395 nvme_cmd_resv_release = 0x15,
396};
397
James Smart3972be22016-06-06 23:20:47 +0200398/*
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200399 * Descriptor subtype - lower 4 bits of nvme_(keyed_)sgl_desc identifier
400 *
401 * @NVME_SGL_FMT_ADDRESS: absolute address of the data block
402 * @NVME_SGL_FMT_OFFSET: relative offset of the in-capsule data block
403 * @NVME_SGL_FMT_INVALIDATE: RDMA transport specific remote invalidation
404 * request subtype
405 */
406enum {
407 NVME_SGL_FMT_ADDRESS = 0x00,
408 NVME_SGL_FMT_OFFSET = 0x01,
409 NVME_SGL_FMT_INVALIDATE = 0x0f,
410};
411
412/*
413 * Descriptor type - upper 4 bits of nvme_(keyed_)sgl_desc identifier
414 *
415 * For struct nvme_sgl_desc:
416 * @NVME_SGL_FMT_DATA_DESC: data block descriptor
417 * @NVME_SGL_FMT_SEG_DESC: sgl segment descriptor
418 * @NVME_SGL_FMT_LAST_SEG_DESC: last sgl segment descriptor
419 *
420 * For struct nvme_keyed_sgl_desc:
421 * @NVME_KEY_SGL_FMT_DATA_DESC: keyed data block descriptor
422 */
423enum {
424 NVME_SGL_FMT_DATA_DESC = 0x00,
425 NVME_SGL_FMT_SEG_DESC = 0x02,
426 NVME_SGL_FMT_LAST_SEG_DESC = 0x03,
427 NVME_KEY_SGL_FMT_DATA_DESC = 0x04,
428};
429
430struct nvme_sgl_desc {
431 __le64 addr;
432 __le32 length;
433 __u8 rsvd[3];
434 __u8 type;
435};
436
437struct nvme_keyed_sgl_desc {
438 __le64 addr;
439 __u8 length[3];
440 __u8 key[4];
441 __u8 type;
442};
443
444union nvme_data_ptr {
445 struct {
446 __le64 prp1;
447 __le64 prp2;
448 };
449 struct nvme_sgl_desc sgl;
450 struct nvme_keyed_sgl_desc ksgl;
451};
452
453/*
James Smart3972be22016-06-06 23:20:47 +0200454 * Lowest two bits of our flags field (FUSE field in the spec):
455 *
456 * @NVME_CMD_FUSE_FIRST: Fused Operation, first command
457 * @NVME_CMD_FUSE_SECOND: Fused Operation, second command
458 *
459 * Highest two bits in our flags field (PSDT field in the spec):
460 *
461 * @NVME_CMD_PSDT_SGL_METABUF: Use SGLS for this transfer,
462 * If used, MPTR contains addr of single physical buffer (byte aligned).
463 * @NVME_CMD_PSDT_SGL_METASEG: Use SGLS for this transfer,
464 * If used, MPTR contains an address of an SGL segment containing
465 * exactly 1 SGL descriptor (qword aligned).
466 */
467enum {
468 NVME_CMD_FUSE_FIRST = (1 << 0),
469 NVME_CMD_FUSE_SECOND = (1 << 1),
470
471 NVME_CMD_SGL_METABUF = (1 << 6),
472 NVME_CMD_SGL_METASEG = (1 << 7),
473 NVME_CMD_SGL_ALL = NVME_CMD_SGL_METABUF | NVME_CMD_SGL_METASEG,
474};
475
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200476struct nvme_common_command {
477 __u8 opcode;
478 __u8 flags;
479 __u16 command_id;
480 __le32 nsid;
481 __le32 cdw2[2];
482 __le64 metadata;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200483 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200484 __le32 cdw10[6];
485};
486
487struct nvme_rw_command {
488 __u8 opcode;
489 __u8 flags;
490 __u16 command_id;
491 __le32 nsid;
492 __u64 rsvd2;
493 __le64 metadata;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200494 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200495 __le64 slba;
496 __le16 length;
497 __le16 control;
498 __le32 dsmgmt;
499 __le32 reftag;
500 __le16 apptag;
501 __le16 appmask;
502};
503
504enum {
505 NVME_RW_LR = 1 << 15,
506 NVME_RW_FUA = 1 << 14,
507 NVME_RW_DSM_FREQ_UNSPEC = 0,
508 NVME_RW_DSM_FREQ_TYPICAL = 1,
509 NVME_RW_DSM_FREQ_RARE = 2,
510 NVME_RW_DSM_FREQ_READS = 3,
511 NVME_RW_DSM_FREQ_WRITES = 4,
512 NVME_RW_DSM_FREQ_RW = 5,
513 NVME_RW_DSM_FREQ_ONCE = 6,
514 NVME_RW_DSM_FREQ_PREFETCH = 7,
515 NVME_RW_DSM_FREQ_TEMP = 8,
516 NVME_RW_DSM_LATENCY_NONE = 0 << 4,
517 NVME_RW_DSM_LATENCY_IDLE = 1 << 4,
518 NVME_RW_DSM_LATENCY_NORM = 2 << 4,
519 NVME_RW_DSM_LATENCY_LOW = 3 << 4,
520 NVME_RW_DSM_SEQ_REQ = 1 << 6,
521 NVME_RW_DSM_COMPRESSED = 1 << 7,
522 NVME_RW_PRINFO_PRCHK_REF = 1 << 10,
523 NVME_RW_PRINFO_PRCHK_APP = 1 << 11,
524 NVME_RW_PRINFO_PRCHK_GUARD = 1 << 12,
525 NVME_RW_PRINFO_PRACT = 1 << 13,
526};
527
528struct nvme_dsm_cmd {
529 __u8 opcode;
530 __u8 flags;
531 __u16 command_id;
532 __le32 nsid;
533 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200534 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200535 __le32 nr;
536 __le32 attributes;
537 __u32 rsvd12[4];
538};
539
540enum {
541 NVME_DSMGMT_IDR = 1 << 0,
542 NVME_DSMGMT_IDW = 1 << 1,
543 NVME_DSMGMT_AD = 1 << 2,
544};
545
546struct nvme_dsm_range {
547 __le32 cattr;
548 __le32 nlb;
549 __le64 slba;
550};
551
552/* Admin commands */
553
554enum nvme_admin_opcode {
555 nvme_admin_delete_sq = 0x00,
556 nvme_admin_create_sq = 0x01,
557 nvme_admin_get_log_page = 0x02,
558 nvme_admin_delete_cq = 0x04,
559 nvme_admin_create_cq = 0x05,
560 nvme_admin_identify = 0x06,
561 nvme_admin_abort_cmd = 0x08,
562 nvme_admin_set_features = 0x09,
563 nvme_admin_get_features = 0x0a,
564 nvme_admin_async_event = 0x0c,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200565 nvme_admin_ns_mgmt = 0x0d,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200566 nvme_admin_activate_fw = 0x10,
567 nvme_admin_download_fw = 0x11,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200568 nvme_admin_ns_attach = 0x15,
Sagi Grimberg7b89eae2016-06-13 16:45:27 +0200569 nvme_admin_keep_alive = 0x18,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200570 nvme_admin_format_nvm = 0x80,
571 nvme_admin_security_send = 0x81,
572 nvme_admin_security_recv = 0x82,
573};
574
575enum {
576 NVME_QUEUE_PHYS_CONTIG = (1 << 0),
577 NVME_CQ_IRQ_ENABLED = (1 << 1),
578 NVME_SQ_PRIO_URGENT = (0 << 1),
579 NVME_SQ_PRIO_HIGH = (1 << 1),
580 NVME_SQ_PRIO_MEDIUM = (2 << 1),
581 NVME_SQ_PRIO_LOW = (3 << 1),
582 NVME_FEAT_ARBITRATION = 0x01,
583 NVME_FEAT_POWER_MGMT = 0x02,
584 NVME_FEAT_LBA_RANGE = 0x03,
585 NVME_FEAT_TEMP_THRESH = 0x04,
586 NVME_FEAT_ERR_RECOVERY = 0x05,
587 NVME_FEAT_VOLATILE_WC = 0x06,
588 NVME_FEAT_NUM_QUEUES = 0x07,
589 NVME_FEAT_IRQ_COALESCE = 0x08,
590 NVME_FEAT_IRQ_CONFIG = 0x09,
591 NVME_FEAT_WRITE_ATOMIC = 0x0a,
592 NVME_FEAT_ASYNC_EVENT = 0x0b,
593 NVME_FEAT_AUTO_PST = 0x0c,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200594 NVME_FEAT_HOST_MEM_BUF = 0x0d,
Sagi Grimberg7b89eae2016-06-13 16:45:27 +0200595 NVME_FEAT_KATO = 0x0f,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200596 NVME_FEAT_SW_PROGRESS = 0x80,
597 NVME_FEAT_HOST_ID = 0x81,
598 NVME_FEAT_RESV_MASK = 0x82,
599 NVME_FEAT_RESV_PERSIST = 0x83,
600 NVME_LOG_ERROR = 0x01,
601 NVME_LOG_SMART = 0x02,
602 NVME_LOG_FW_SLOT = 0x03,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200603 NVME_LOG_DISC = 0x70,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200604 NVME_LOG_RESERVATION = 0x80,
605 NVME_FWACT_REPL = (0 << 3),
606 NVME_FWACT_REPL_ACTV = (1 << 3),
607 NVME_FWACT_ACTV = (2 << 3),
608};
609
610struct nvme_identify {
611 __u8 opcode;
612 __u8 flags;
613 __u16 command_id;
614 __le32 nsid;
615 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200616 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200617 __le32 cns;
618 __u32 rsvd11[5];
619};
620
621struct nvme_features {
622 __u8 opcode;
623 __u8 flags;
624 __u16 command_id;
625 __le32 nsid;
626 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200627 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200628 __le32 fid;
629 __le32 dword11;
630 __u32 rsvd12[4];
631};
632
633struct nvme_create_cq {
634 __u8 opcode;
635 __u8 flags;
636 __u16 command_id;
637 __u32 rsvd1[5];
638 __le64 prp1;
639 __u64 rsvd8;
640 __le16 cqid;
641 __le16 qsize;
642 __le16 cq_flags;
643 __le16 irq_vector;
644 __u32 rsvd12[4];
645};
646
647struct nvme_create_sq {
648 __u8 opcode;
649 __u8 flags;
650 __u16 command_id;
651 __u32 rsvd1[5];
652 __le64 prp1;
653 __u64 rsvd8;
654 __le16 sqid;
655 __le16 qsize;
656 __le16 sq_flags;
657 __le16 cqid;
658 __u32 rsvd12[4];
659};
660
661struct nvme_delete_queue {
662 __u8 opcode;
663 __u8 flags;
664 __u16 command_id;
665 __u32 rsvd1[9];
666 __le16 qid;
667 __u16 rsvd10;
668 __u32 rsvd11[5];
669};
670
671struct nvme_abort_cmd {
672 __u8 opcode;
673 __u8 flags;
674 __u16 command_id;
675 __u32 rsvd1[9];
676 __le16 sqid;
677 __u16 cid;
678 __u32 rsvd11[5];
679};
680
681struct nvme_download_firmware {
682 __u8 opcode;
683 __u8 flags;
684 __u16 command_id;
685 __u32 rsvd1[5];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200686 union nvme_data_ptr dptr;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200687 __le32 numd;
688 __le32 offset;
689 __u32 rsvd12[4];
690};
691
692struct nvme_format_cmd {
693 __u8 opcode;
694 __u8 flags;
695 __u16 command_id;
696 __le32 nsid;
697 __u64 rsvd2[4];
698 __le32 cdw10;
699 __u32 rsvd11[5];
700};
701
Armen Baloyan725b3582016-06-06 23:20:44 +0200702struct nvme_get_log_page_command {
703 __u8 opcode;
704 __u8 flags;
705 __u16 command_id;
706 __le32 nsid;
707 __u64 rsvd2[2];
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200708 union nvme_data_ptr dptr;
Armen Baloyan725b3582016-06-06 23:20:44 +0200709 __u8 lid;
710 __u8 rsvd10;
711 __le16 numdl;
712 __le16 numdu;
713 __u16 rsvd11;
714 __le32 lpol;
715 __le32 lpou;
716 __u32 rsvd14[2];
717};
718
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200719/*
720 * Fabrics subcommands.
721 */
722enum nvmf_fabrics_opcode {
723 nvme_fabrics_command = 0x7f,
724};
725
726enum nvmf_capsule_command {
727 nvme_fabrics_type_property_set = 0x00,
728 nvme_fabrics_type_connect = 0x01,
729 nvme_fabrics_type_property_get = 0x04,
730};
731
732struct nvmf_common_command {
733 __u8 opcode;
734 __u8 resv1;
735 __u16 command_id;
736 __u8 fctype;
737 __u8 resv2[35];
738 __u8 ts[24];
739};
740
741/*
742 * The legal cntlid range a NVMe Target will provide.
743 * Note that cntlid of value 0 is considered illegal in the fabrics world.
744 * Devices based on earlier specs did not have the subsystem concept;
745 * therefore, those devices had their cntlid value set to 0 as a result.
746 */
747#define NVME_CNTLID_MIN 1
748#define NVME_CNTLID_MAX 0xffef
749#define NVME_CNTLID_DYNAMIC 0xffff
750
751#define MAX_DISC_LOGS 255
752
753/* Discovery log page entry */
754struct nvmf_disc_rsp_page_entry {
755 __u8 trtype;
756 __u8 adrfam;
Christoph Hellwiga446c082016-09-30 13:51:06 +0200757 __u8 subtype;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200758 __u8 treq;
759 __le16 portid;
760 __le16 cntlid;
761 __le16 asqsz;
762 __u8 resv8[22];
763 char trsvcid[NVMF_TRSVCID_SIZE];
764 __u8 resv64[192];
765 char subnqn[NVMF_NQN_FIELD_LEN];
766 char traddr[NVMF_TRADDR_SIZE];
767 union tsas {
768 char common[NVMF_TSAS_SIZE];
769 struct rdma {
770 __u8 qptype;
771 __u8 prtype;
772 __u8 cms;
773 __u8 resv3[5];
774 __u16 pkey;
775 __u8 resv10[246];
776 } rdma;
777 } tsas;
778};
779
780/* Discovery log page header */
781struct nvmf_disc_rsp_page_hdr {
782 __le64 genctr;
783 __le64 numrec;
784 __le16 recfmt;
785 __u8 resv14[1006];
786 struct nvmf_disc_rsp_page_entry entries[0];
787};
788
789struct nvmf_connect_command {
790 __u8 opcode;
791 __u8 resv1;
792 __u16 command_id;
793 __u8 fctype;
794 __u8 resv2[19];
795 union nvme_data_ptr dptr;
796 __le16 recfmt;
797 __le16 qid;
798 __le16 sqsize;
799 __u8 cattr;
800 __u8 resv3;
801 __le32 kato;
802 __u8 resv4[12];
803};
804
805struct nvmf_connect_data {
Daniel Verkamp7a665d22016-06-28 11:20:23 -0700806 uuid_be hostid;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200807 __le16 cntlid;
808 char resv4[238];
809 char subsysnqn[NVMF_NQN_FIELD_LEN];
810 char hostnqn[NVMF_NQN_FIELD_LEN];
811 char resv5[256];
812};
813
814struct nvmf_property_set_command {
815 __u8 opcode;
816 __u8 resv1;
817 __u16 command_id;
818 __u8 fctype;
819 __u8 resv2[35];
820 __u8 attrib;
821 __u8 resv3[3];
822 __le32 offset;
823 __le64 value;
824 __u8 resv4[8];
825};
826
827struct nvmf_property_get_command {
828 __u8 opcode;
829 __u8 resv1;
830 __u16 command_id;
831 __u8 fctype;
832 __u8 resv2[35];
833 __u8 attrib;
834 __u8 resv3[3];
835 __le32 offset;
836 __u8 resv4[16];
837};
838
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200839struct nvme_command {
840 union {
841 struct nvme_common_command common;
842 struct nvme_rw_command rw;
843 struct nvme_identify identify;
844 struct nvme_features features;
845 struct nvme_create_cq create_cq;
846 struct nvme_create_sq create_sq;
847 struct nvme_delete_queue delete_queue;
848 struct nvme_download_firmware dlfw;
849 struct nvme_format_cmd format;
850 struct nvme_dsm_cmd dsm;
851 struct nvme_abort_cmd abort;
Armen Baloyan725b3582016-06-06 23:20:44 +0200852 struct nvme_get_log_page_command get_log_page;
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200853 struct nvmf_common_command fabrics;
854 struct nvmf_connect_command connect;
855 struct nvmf_property_set_command prop_set;
856 struct nvmf_property_get_command prop_get;
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200857 };
858};
859
Christoph Hellwig7a5abb42016-06-06 23:20:49 +0200860static inline bool nvme_is_write(struct nvme_command *cmd)
861{
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200862 /*
863 * What a mess...
864 *
865 * Why can't we simply have a Fabrics In and Fabrics out command?
866 */
867 if (unlikely(cmd->common.opcode == nvme_fabrics_command))
868 return cmd->fabrics.opcode & 1;
Christoph Hellwig7a5abb42016-06-06 23:20:49 +0200869 return cmd->common.opcode & 1;
870}
871
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200872enum {
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200873 /*
874 * Generic Command Status:
875 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200876 NVME_SC_SUCCESS = 0x0,
877 NVME_SC_INVALID_OPCODE = 0x1,
878 NVME_SC_INVALID_FIELD = 0x2,
879 NVME_SC_CMDID_CONFLICT = 0x3,
880 NVME_SC_DATA_XFER_ERROR = 0x4,
881 NVME_SC_POWER_LOSS = 0x5,
882 NVME_SC_INTERNAL = 0x6,
883 NVME_SC_ABORT_REQ = 0x7,
884 NVME_SC_ABORT_QUEUE = 0x8,
885 NVME_SC_FUSED_FAIL = 0x9,
886 NVME_SC_FUSED_MISSING = 0xa,
887 NVME_SC_INVALID_NS = 0xb,
888 NVME_SC_CMD_SEQ_ERROR = 0xc,
889 NVME_SC_SGL_INVALID_LAST = 0xd,
890 NVME_SC_SGL_INVALID_COUNT = 0xe,
891 NVME_SC_SGL_INVALID_DATA = 0xf,
892 NVME_SC_SGL_INVALID_METADATA = 0x10,
893 NVME_SC_SGL_INVALID_TYPE = 0x11,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200894
895 NVME_SC_SGL_INVALID_OFFSET = 0x16,
896 NVME_SC_SGL_INVALID_SUBTYPE = 0x17,
897
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200898 NVME_SC_LBA_RANGE = 0x80,
899 NVME_SC_CAP_EXCEEDED = 0x81,
900 NVME_SC_NS_NOT_READY = 0x82,
901 NVME_SC_RESERVATION_CONFLICT = 0x83,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200902
903 /*
904 * Command Specific Status:
905 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200906 NVME_SC_CQ_INVALID = 0x100,
907 NVME_SC_QID_INVALID = 0x101,
908 NVME_SC_QUEUE_SIZE = 0x102,
909 NVME_SC_ABORT_LIMIT = 0x103,
910 NVME_SC_ABORT_MISSING = 0x104,
911 NVME_SC_ASYNC_LIMIT = 0x105,
912 NVME_SC_FIRMWARE_SLOT = 0x106,
913 NVME_SC_FIRMWARE_IMAGE = 0x107,
914 NVME_SC_INVALID_VECTOR = 0x108,
915 NVME_SC_INVALID_LOG_PAGE = 0x109,
916 NVME_SC_INVALID_FORMAT = 0x10a,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200917 NVME_SC_FW_NEEDS_CONV_RESET = 0x10b,
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200918 NVME_SC_INVALID_QUEUE = 0x10c,
919 NVME_SC_FEATURE_NOT_SAVEABLE = 0x10d,
920 NVME_SC_FEATURE_NOT_CHANGEABLE = 0x10e,
921 NVME_SC_FEATURE_NOT_PER_NS = 0x10f,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200922 NVME_SC_FW_NEEDS_SUBSYS_RESET = 0x110,
923 NVME_SC_FW_NEEDS_RESET = 0x111,
924 NVME_SC_FW_NEEDS_MAX_TIME = 0x112,
925 NVME_SC_FW_ACIVATE_PROHIBITED = 0x113,
926 NVME_SC_OVERLAPPING_RANGE = 0x114,
927 NVME_SC_NS_INSUFFICENT_CAP = 0x115,
928 NVME_SC_NS_ID_UNAVAILABLE = 0x116,
929 NVME_SC_NS_ALREADY_ATTACHED = 0x118,
930 NVME_SC_NS_IS_PRIVATE = 0x119,
931 NVME_SC_NS_NOT_ATTACHED = 0x11a,
932 NVME_SC_THIN_PROV_NOT_SUPP = 0x11b,
933 NVME_SC_CTRL_LIST_INVALID = 0x11c,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200934
935 /*
936 * I/O Command Set Specific - NVM commands:
937 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200938 NVME_SC_BAD_ATTRIBUTES = 0x180,
939 NVME_SC_INVALID_PI = 0x181,
940 NVME_SC_READ_ONLY = 0x182,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200941
942 /*
943 * I/O Command Set Specific - Fabrics commands:
944 */
945 NVME_SC_CONNECT_FORMAT = 0x180,
946 NVME_SC_CONNECT_CTRL_BUSY = 0x181,
947 NVME_SC_CONNECT_INVALID_PARAM = 0x182,
948 NVME_SC_CONNECT_RESTART_DISC = 0x183,
949 NVME_SC_CONNECT_INVALID_HOST = 0x184,
950
951 NVME_SC_DISCOVERY_RESTART = 0x190,
952 NVME_SC_AUTH_REQUIRED = 0x191,
953
954 /*
955 * Media and Data Integrity Errors:
956 */
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200957 NVME_SC_WRITE_FAULT = 0x280,
958 NVME_SC_READ_ERROR = 0x281,
959 NVME_SC_GUARD_CHECK = 0x282,
960 NVME_SC_APPTAG_CHECK = 0x283,
961 NVME_SC_REFTAG_CHECK = 0x284,
962 NVME_SC_COMPARE_FAILED = 0x285,
963 NVME_SC_ACCESS_DENIED = 0x286,
Christoph Hellwiga446c082016-09-30 13:51:06 +0200964 NVME_SC_UNWRITTEN_BLOCK = 0x287,
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200965
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200966 NVME_SC_DNR = 0x4000,
967};
968
969struct nvme_completion {
Christoph Hellwigeb793e22016-06-13 16:45:25 +0200970 /*
971 * Used by Admin and Fabrics commands to return data:
972 */
973 union {
974 __le16 result16;
975 __le32 result;
976 __le64 result64;
977 };
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200978 __le16 sq_head; /* how much of this queue may be reclaimed */
979 __le16 sq_id; /* submission queue that generated this entry */
980 __u16 command_id; /* of the command which completed */
981 __le16 status; /* did the command fail, and if so, why? */
982};
983
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -0600984#define NVME_VS(major, minor, tertiary) \
985 (((major) << 16) | ((minor) << 8) | (tertiary))
Christoph Hellwig9d99a8d2015-10-02 15:25:49 +0200986
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500987#endif /* _LINUX_NVME_H */