blob: 156ba8f809b727ed092b1395a87d120c6b3bc1e0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040013#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Hidetoshi Seto500559a2009-08-10 10:14:15 +090019#include <linux/errno.h>
20#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Linus Torvalds1da177e2005-04-16 15:20:36 -070025static int pci_msi_enable = 1;
Yijing Wang38737d82014-10-27 10:44:36 +080026int pci_msi_ignore_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Bjorn Helgaas527eee22013-04-17 17:44:48 -060028#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
29
30
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010031/* Arch hooks */
32
Yijing Wang262a2ba2014-11-11 15:22:45 -070033struct msi_controller * __weak pcibios_msi_controller(struct pci_dev *dev)
34{
35 return NULL;
36}
37
38static struct msi_controller *pci_msi_controller(struct pci_dev *dev)
39{
40 struct msi_controller *msi_ctrl = dev->bus->msi;
41
42 if (msi_ctrl)
43 return msi_ctrl;
44
45 return pcibios_msi_controller(dev);
46}
47
Thomas Petazzoni4287d822013-08-09 22:27:06 +020048int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
49{
Yijing Wang262a2ba2014-11-11 15:22:45 -070050 struct msi_controller *chip = pci_msi_controller(dev);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020051 int err;
52
53 if (!chip || !chip->setup_irq)
54 return -EINVAL;
55
56 err = chip->setup_irq(chip, dev, desc);
57 if (err < 0)
58 return err;
59
60 irq_set_chip_data(desc->irq, chip);
61
62 return 0;
Thomas Petazzoni4287d822013-08-09 22:27:06 +020063}
64
65void __weak arch_teardown_msi_irq(unsigned int irq)
66{
Yijing Wangc2791b82014-11-11 17:45:45 -070067 struct msi_controller *chip = irq_get_chip_data(irq);
Thierry Reding0cbdcfc2013-08-09 22:27:08 +020068
69 if (!chip || !chip->teardown_irq)
70 return;
71
72 chip->teardown_irq(chip, irq);
Thomas Petazzoni4287d822013-08-09 22:27:06 +020073}
74
Thomas Petazzoni4287d822013-08-09 22:27:06 +020075int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010076{
77 struct msi_desc *entry;
78 int ret;
79
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040080 /*
81 * If an architecture wants to support multiple MSI, it needs to
82 * override arch_setup_msi_irqs()
83 */
84 if (type == PCI_CAP_ID_MSI && nvec > 1)
85 return 1;
86
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010087 list_for_each_entry(entry, &dev->msi_list, list) {
88 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110089 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010090 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110091 if (ret > 0)
92 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010093 }
94
95 return 0;
96}
97
Thomas Petazzoni4287d822013-08-09 22:27:06 +020098/*
99 * We have a default implementation available as a separate non-weak
100 * function, as it is used by the Xen x86 PCI code
101 */
Thomas Gleixner1525bf02010-10-06 16:05:35 -0400102void default_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100103{
Jiang Liu63a7b172014-11-06 22:20:32 +0800104 int i;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100105 struct msi_desc *entry;
106
Jiang Liu63a7b172014-11-06 22:20:32 +0800107 list_for_each_entry(entry, &dev->msi_list, list)
108 if (entry->irq)
109 for (i = 0; i < entry->nvec_used; i++)
110 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +0100111}
112
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200113void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
114{
115 return default_teardown_msi_irqs(dev);
116}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500117
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800118static void default_restore_msi_irq(struct pci_dev *dev, int irq)
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500119{
120 struct msi_desc *entry;
121
122 entry = NULL;
123 if (dev->msix_enabled) {
124 list_for_each_entry(entry, &dev->msi_list, list) {
125 if (irq == entry->irq)
126 break;
127 }
128 } else if (dev->msi_enabled) {
129 entry = irq_get_msi_desc(irq);
130 }
131
132 if (entry)
Jiang Liu83a18912014-11-09 23:10:34 +0800133 __pci_write_msi_msg(entry, &entry->msg);
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500134}
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200135
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800136void __weak arch_restore_msi_irqs(struct pci_dev *dev)
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200137{
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800138 return default_restore_msi_irqs(dev);
Thomas Petazzoni4287d822013-08-09 22:27:06 +0200139}
Konrad Rzeszutek Wilk76ccc292011-12-16 17:38:18 -0500140
Gavin Shane375b562013-04-04 16:54:30 +0000141static void msi_set_enable(struct pci_dev *dev, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800142{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800143 u16 control;
144
Gavin Shane375b562013-04-04 16:54:30 +0000145 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600146 control &= ~PCI_MSI_FLAGS_ENABLE;
147 if (enable)
148 control |= PCI_MSI_FLAGS_ENABLE;
Gavin Shane375b562013-04-04 16:54:30 +0000149 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +0900150}
151
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800152static void msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800153{
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800154 u16 ctrl;
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800155
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800156 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
157 ctrl &= ~clear;
158 ctrl |= set;
159 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800160}
161
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500162static inline __attribute_const__ u32 msi_mask(unsigned x)
163{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700164 /* Don't shift by >= width of type */
165 if (x >= 5)
166 return 0xffffffff;
167 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500168}
169
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600170/*
171 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
172 * mask all MSI interrupts by clearing the MSI enable bit does not work
173 * reliably as devices without an INTx disable bit will then generate a
174 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600175 */
Yijing Wang03f56e42014-10-27 10:44:37 +0800176u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400178 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Yijing Wang38737d82014-10-27 10:44:36 +0800180 if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900181 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400182
183 mask_bits &= ~mask;
184 mask_bits |= flag;
185 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900186
187 return mask_bits;
188}
189
190static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
191{
Yijing Wang03f56e42014-10-27 10:44:37 +0800192 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400193}
194
195/*
196 * This internal function does not flush PCI writes to the device.
197 * All users must ensure that they read from the device before either
198 * assuming that the device state is up to date, or returning out of this
199 * file. This saves a few milliseconds when initialising devices with lots
200 * of MSI-X interrupts.
201 */
Yijing Wang03f56e42014-10-27 10:44:37 +0800202u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400203{
204 u32 mask_bits = desc->masked;
205 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900206 PCI_MSIX_ENTRY_VECTOR_CTRL;
Yijing Wang38737d82014-10-27 10:44:36 +0800207
208 if (pci_msi_ignore_mask)
209 return 0;
210
Sheng Yang8d805282010-11-11 15:46:55 +0800211 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
212 if (flag)
213 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400214 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900215
216 return mask_bits;
217}
218
219static void msix_mask_irq(struct msi_desc *desc, u32 flag)
220{
Yijing Wang03f56e42014-10-27 10:44:37 +0800221 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400222}
223
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200224static void msi_set_mask_bit(struct irq_data *data, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400225{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200226 struct msi_desc *desc = irq_data_get_msi(data);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400227
228 if (desc->msi_attrib.is_msix) {
229 msix_mask_irq(desc, flag);
230 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400231 } else {
Yijing Wanga281b782014-07-08 10:08:55 +0800232 unsigned offset = data->irq - desc->irq;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400233 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400235}
236
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200237void mask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400238{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200239 msi_set_mask_bit(data, 1);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400240}
241
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200242void unmask_msi_irq(struct irq_data *data)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400243{
Thomas Gleixner1c9db522010-09-28 16:46:51 +0200244 msi_set_mask_bit(data, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245}
246
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800247void default_restore_msi_irqs(struct pci_dev *dev)
248{
249 struct msi_desc *entry;
250
Jiang Liu3f3ceca2014-11-06 22:20:31 +0800251 list_for_each_entry(entry, &dev->msi_list, list)
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800252 default_restore_msi_irq(dev, entry->irq);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800253}
254
Jiang Liu891d4a42014-11-09 23:10:33 +0800255void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700256{
Ben Hutchings30da5522010-07-23 14:56:28 +0100257 BUG_ON(entry->dev->current_state != PCI_D0);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700258
Ben Hutchings30da5522010-07-23 14:56:28 +0100259 if (entry->msi_attrib.is_msix) {
260 void __iomem *base = entry->mask_base +
261 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
262
263 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
264 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
265 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
266 } else {
267 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600268 int pos = dev->msi_cap;
Ben Hutchings30da5522010-07-23 14:56:28 +0100269 u16 data;
270
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600271 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
272 &msg->address_lo);
Ben Hutchings30da5522010-07-23 14:56:28 +0100273 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600274 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
275 &msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600276 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100277 } else {
278 msg->address_hi = 0;
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600279 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
Ben Hutchings30da5522010-07-23 14:56:28 +0100280 }
281 msg->data = data;
282 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700283}
284
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200285void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Ben Hutchings30da5522010-07-23 14:56:28 +0100286{
Ben Hutchings30da5522010-07-23 14:56:28 +0100287 /* Assert that the cache is valid, assuming that
288 * valid messages are not all-zeroes. */
289 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
290 entry->msg.data));
291
292 *msg = entry->msg;
293}
294
295void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
296{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200297 struct msi_desc *entry = irq_get_msi_desc(irq);
Ben Hutchings30da5522010-07-23 14:56:28 +0100298
Thomas Gleixner39431ac2010-09-28 19:09:51 +0200299 __get_cached_msi_msg(entry, msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100300}
Gavin Shan3b307ff2014-09-29 10:13:46 -0600301EXPORT_SYMBOL_GPL(get_cached_msi_msg);
Ben Hutchings30da5522010-07-23 14:56:28 +0100302
Jiang Liu83a18912014-11-09 23:10:34 +0800303void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800304{
Ben Hutchingsfcd097f2010-06-17 20:16:36 +0100305 if (entry->dev->current_state != PCI_D0) {
306 /* Don't touch the hardware now */
307 } else if (entry->msi_attrib.is_msix) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400308 void __iomem *base;
309 base = entry->mask_base +
310 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
311
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900312 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
313 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
314 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400315 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700316 struct pci_dev *dev = entry->dev;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600317 int pos = dev->msi_cap;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400318 u16 msgctl;
319
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600320 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400321 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
322 msgctl |= entry->msi_attrib.multiple << 4;
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600323 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700324
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600325 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
326 msg->address_lo);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700327 if (entry->msi_attrib.is_64) {
Bjorn Helgaas9925ad02013-04-17 17:39:57 -0600328 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
329 msg->address_hi);
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600330 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
331 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700332 } else {
Bjorn Helgaas2f221342013-04-17 17:41:13 -0600333 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
334 msg->data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700335 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700336 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700337 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700338}
339
Jiang Liu83a18912014-11-09 23:10:34 +0800340void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
Yinghai Lu3145e942008-12-05 18:58:34 -0800341{
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200342 struct msi_desc *entry = irq_get_msi_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800343
Jiang Liu83a18912014-11-09 23:10:34 +0800344 __pci_write_msi_msg(entry, msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800345}
Jiang Liu83a18912014-11-09 23:10:34 +0800346EXPORT_SYMBOL_GPL(pci_write_msi_msg);
Yinghai Lu3145e942008-12-05 18:58:34 -0800347
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900348static void free_msi_irqs(struct pci_dev *dev)
349{
350 struct msi_desc *entry, *tmp;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800351 struct attribute **msi_attrs;
352 struct device_attribute *dev_attr;
Jiang Liu63a7b172014-11-06 22:20:32 +0800353 int i, count = 0;
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900354
Jiang Liu63a7b172014-11-06 22:20:32 +0800355 list_for_each_entry(entry, &dev->msi_list, list)
356 if (entry->irq)
357 for (i = 0; i < entry->nvec_used; i++)
358 BUG_ON(irq_has_action(entry->irq + i));
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900359
360 arch_teardown_msi_irqs(dev);
361
362 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
363 if (entry->msi_attrib.is_msix) {
364 if (list_is_last(&entry->list, &dev->msi_list))
365 iounmap(entry->mask_base);
366 }
Neil Horman424eb392012-01-03 10:29:54 -0500367
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900368 list_del(&entry->list);
369 kfree(entry);
370 }
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800371
372 if (dev->msi_irq_groups) {
373 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
374 msi_attrs = dev->msi_irq_groups[0]->attrs;
Alexei Starovoitovb701c0b2014-06-04 15:49:50 -0700375 while (msi_attrs[count]) {
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800376 dev_attr = container_of(msi_attrs[count],
377 struct device_attribute, attr);
378 kfree(dev_attr->attr.name);
379 kfree(dev_attr);
380 ++count;
381 }
382 kfree(msi_attrs);
383 kfree(dev->msi_irq_groups[0]);
384 kfree(dev->msi_irq_groups);
385 dev->msi_irq_groups = NULL;
386 }
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900387}
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900388
Matthew Wilcox379f5322009-03-17 08:54:07 -0400389static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400391 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
392 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 return NULL;
394
Matthew Wilcox379f5322009-03-17 08:54:07 -0400395 INIT_LIST_HEAD(&desc->list);
396 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Matthew Wilcox379f5322009-03-17 08:54:07 -0400398 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399}
400
David Millerba698ad2007-10-25 01:16:30 -0700401static void pci_intx_for_msi(struct pci_dev *dev, int enable)
402{
403 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
404 pci_intx(dev, enable);
405}
406
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100407static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800408{
Shaohua Li41017f02006-02-08 17:11:38 +0800409 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700410 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800411
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800412 if (!dev->msi_enabled)
413 return;
414
Thomas Gleixnerdced35a2011-03-28 17:49:12 +0200415 entry = irq_get_msi_desc(dev->irq);
Shaohua Li41017f02006-02-08 17:11:38 +0800416
David Millerba698ad2007-10-25 01:16:30 -0700417 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000418 msi_set_enable(dev, 0);
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800419 arch_restore_msi_irqs(dev);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700420
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600421 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
Yijing Wang31ea5d42014-06-19 16:30:30 +0800422 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
423 entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700424 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400425 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Bjorn Helgaasf5322162013-04-17 17:34:36 -0600426 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100427}
428
429static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800430{
Shaohua Li41017f02006-02-08 17:11:38 +0800431 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800432
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700433 if (!dev->msix_enabled)
434 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700435 BUG_ON(list_empty(&dev->msi_list));
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700436
Shaohua Li41017f02006-02-08 17:11:38 +0800437 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700438 pci_intx_for_msi(dev, 0);
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800439 msix_clear_and_set_ctrl(dev, 0,
440 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
Shaohua Li41017f02006-02-08 17:11:38 +0800441
DuanZhenzhongac8344c2013-12-04 13:09:16 +0800442 arch_restore_msi_irqs(dev);
Jiang Liu3f3ceca2014-11-06 22:20:31 +0800443 list_for_each_entry(entry, &dev->msi_list, list)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400444 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800445
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800446 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Shaohua Li41017f02006-02-08 17:11:38 +0800447}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100448
449void pci_restore_msi_state(struct pci_dev *dev)
450{
451 __pci_restore_msi_state(dev);
452 __pci_restore_msix_state(dev);
453}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600454EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800455
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800456static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
Neil Hormanda8d1c82011-10-06 14:08:18 -0400457 char *buf)
458{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800459 struct msi_desc *entry;
460 unsigned long irq;
461 int retval;
462
463 retval = kstrtoul(attr->attr.name, 10, &irq);
464 if (retval)
465 return retval;
466
Yijing Wange11ece52014-07-08 10:09:19 +0800467 entry = irq_get_msi_desc(irq);
468 if (entry)
469 return sprintf(buf, "%s\n",
470 entry->msi_attrib.is_msix ? "msix" : "msi");
471
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800472 return -ENODEV;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400473}
474
Neil Hormanda8d1c82011-10-06 14:08:18 -0400475static int populate_msi_sysfs(struct pci_dev *pdev)
476{
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800477 struct attribute **msi_attrs;
478 struct attribute *msi_attr;
479 struct device_attribute *msi_dev_attr;
480 struct attribute_group *msi_irq_group;
481 const struct attribute_group **msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400482 struct msi_desc *entry;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800483 int ret = -ENOMEM;
484 int num_msi = 0;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400485 int count = 0;
486
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800487 /* Determine how many msi entries we have */
Jiang Liu3f3ceca2014-11-06 22:20:31 +0800488 list_for_each_entry(entry, &pdev->msi_list, list)
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800489 ++num_msi;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800490 if (!num_msi)
491 return 0;
492
493 /* Dynamically create the MSI attributes for the PCI device */
494 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
495 if (!msi_attrs)
496 return -ENOMEM;
497 list_for_each_entry(entry, &pdev->msi_list, list) {
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700498 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
Jan Beulich14062762014-04-14 14:59:50 -0600499 if (!msi_dev_attr)
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700500 goto error_attrs;
Jan Beulich14062762014-04-14 14:59:50 -0600501 msi_attrs[count] = &msi_dev_attr->attr;
Greg Kroah-Hartman86bb4f62014-02-13 10:47:20 -0700502
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800503 sysfs_attr_init(&msi_dev_attr->attr);
Jan Beulich14062762014-04-14 14:59:50 -0600504 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
505 entry->irq);
506 if (!msi_dev_attr->attr.name)
507 goto error_attrs;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800508 msi_dev_attr->attr.mode = S_IRUGO;
509 msi_dev_attr->show = msi_mode_show;
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800510 ++count;
511 }
512
513 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
514 if (!msi_irq_group)
515 goto error_attrs;
516 msi_irq_group->name = "msi_irqs";
517 msi_irq_group->attrs = msi_attrs;
518
519 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
520 if (!msi_irq_groups)
521 goto error_irq_group;
522 msi_irq_groups[0] = msi_irq_group;
523
524 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
525 if (ret)
526 goto error_irq_groups;
527 pdev->msi_irq_groups = msi_irq_groups;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400528
529 return 0;
530
Greg Kroah-Hartman1c51b502013-12-19 12:30:17 -0800531error_irq_groups:
532 kfree(msi_irq_groups);
533error_irq_group:
534 kfree(msi_irq_group);
535error_attrs:
536 count = 0;
537 msi_attr = msi_attrs[count];
538 while (msi_attr) {
539 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
540 kfree(msi_attr->name);
541 kfree(msi_dev_attr);
542 ++count;
543 msi_attr = msi_attrs[count];
Neil Hormanda8d1c82011-10-06 14:08:18 -0400544 }
Greg Kroah-Hartman29237752014-02-13 10:47:35 -0700545 kfree(msi_attrs);
Neil Hormanda8d1c82011-10-06 14:08:18 -0400546 return ret;
547}
548
Jiang Liu63a7b172014-11-06 22:20:32 +0800549static struct msi_desc *msi_setup_entry(struct pci_dev *dev, int nvec)
Yijing Wangd873b4d2014-07-08 10:07:23 +0800550{
551 u16 control;
552 struct msi_desc *entry;
553
554 /* MSI Entry Initialization */
555 entry = alloc_msi_entry(dev);
556 if (!entry)
557 return NULL;
558
559 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
560
561 entry->msi_attrib.is_msix = 0;
562 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
563 entry->msi_attrib.entry_nr = 0;
564 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
565 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Yijing Wangd873b4d2014-07-08 10:07:23 +0800566 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
Jiang Liu63a7b172014-11-06 22:20:32 +0800567 entry->msi_attrib.multiple = ilog2(__roundup_pow_of_two(nvec));
568 entry->nvec_used = nvec;
Yijing Wangd873b4d2014-07-08 10:07:23 +0800569
570 if (control & PCI_MSI_FLAGS_64BIT)
571 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
572 else
573 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
574
575 /* Save the initial mask status */
576 if (entry->msi_attrib.maskbit)
577 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
578
579 return entry;
580}
581
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582/**
583 * msi_capability_init - configure device's MSI capability structure
584 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400585 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400587 * Setup the MSI capability structure of the device with the requested
588 * number of interrupts. A return value of zero indicates the successful
589 * setup of an entry with the new MSI irq. A negative return value indicates
590 * an error, and a positive return value indicates the number of interrupts
591 * which could have been allocated.
592 */
593static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594{
595 struct msi_desc *entry;
Gavin Shanf4651362013-04-04 16:54:32 +0000596 int ret;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400597 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Gavin Shane375b562013-04-04 16:54:30 +0000599 msi_set_enable(dev, 0); /* Disable MSI during set up */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600600
Jiang Liu63a7b172014-11-06 22:20:32 +0800601 entry = msi_setup_entry(dev, nvec);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700602 if (!entry)
603 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700604
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400605 /* All MSIs are unmasked by default, Mask them all */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800606 mask = msi_mask(entry->msi_attrib.multi_cap);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400607 msi_mask_irq(entry, mask, mask);
608
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700609 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400612 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000613 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900614 msi_mask_irq(entry, mask, ~mask);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900615 free_msi_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000616 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500617 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700618
Neil Hormanda8d1c82011-10-06 14:08:18 -0400619 ret = populate_msi_sysfs(dev);
620 if (ret) {
621 msi_mask_irq(entry, mask, ~mask);
622 free_msi_irqs(dev);
623 return ret;
624 }
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700627 pci_intx_for_msi(dev, 0);
Gavin Shane375b562013-04-04 16:54:30 +0000628 msi_set_enable(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800629 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
Michael Ellerman7fe37302007-04-18 19:39:21 +1000631 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 return 0;
633}
634
Gavin Shan520fe9d2013-04-04 16:54:33 +0000635static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900636{
Kenji Kaneshige4302e0f2010-06-17 10:42:44 +0900637 resource_size_t phys_addr;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900638 u32 table_offset;
639 u8 bir;
640
Bjorn Helgaas909094c2013-04-17 17:43:40 -0600641 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
642 &table_offset);
Bjorn Helgaas4d187602013-04-17 18:10:07 -0600643 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
644 table_offset &= PCI_MSIX_TABLE_OFFSET;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900645 phys_addr = pci_resource_start(dev, bir) + table_offset;
646
647 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
648}
649
Gavin Shan520fe9d2013-04-04 16:54:33 +0000650static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
651 struct msix_entry *entries, int nvec)
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900652{
653 struct msi_desc *entry;
654 int i;
655
656 for (i = 0; i < nvec; i++) {
657 entry = alloc_msi_entry(dev);
658 if (!entry) {
659 if (!i)
660 iounmap(base);
661 else
662 free_msi_irqs(dev);
663 /* No enough memory. Don't try again */
664 return -ENOMEM;
665 }
666
667 entry->msi_attrib.is_msix = 1;
668 entry->msi_attrib.is_64 = 1;
669 entry->msi_attrib.entry_nr = entries[i].entry;
670 entry->msi_attrib.default_irq = dev->irq;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900671 entry->mask_base = base;
Jiang Liu63a7b172014-11-06 22:20:32 +0800672 entry->nvec_used = 1;
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900673
674 list_add_tail(&entry->list, &dev->msi_list);
675 }
676
677 return 0;
678}
679
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900680static void msix_program_entries(struct pci_dev *dev,
Gavin Shan520fe9d2013-04-04 16:54:33 +0000681 struct msix_entry *entries)
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900682{
683 struct msi_desc *entry;
684 int i = 0;
685
686 list_for_each_entry(entry, &dev->msi_list, list) {
687 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
688 PCI_MSIX_ENTRY_VECTOR_CTRL;
689
690 entries[i].vector = entry->irq;
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900691 entry->masked = readl(entry->mask_base + offset);
692 msix_mask_irq(entry, 1);
693 i++;
694 }
695}
696
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697/**
698 * msix_capability_init - configure device's MSI-X capability
699 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700700 * @entries: pointer to an array of struct msix_entry entries
701 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600703 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700704 * single MSI-X irq. A return of zero indicates the successful setup of
705 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 **/
707static int msix_capability_init(struct pci_dev *dev,
708 struct msix_entry *entries, int nvec)
709{
Gavin Shan520fe9d2013-04-04 16:54:33 +0000710 int ret;
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900711 u16 control;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 void __iomem *base;
713
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700714 /* Ensure MSI-X is disabled while it is set up */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800715 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700716
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800717 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 /* Request & Map MSI-X table region */
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600719 base = msix_map_region(dev, msix_table_size(control));
Hidetoshi Seto5a05a9d2009-08-06 11:34:34 +0900720 if (!base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 return -ENOMEM;
722
Gavin Shan520fe9d2013-04-04 16:54:33 +0000723 ret = msix_setup_entries(dev, base, entries, nvec);
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900724 if (ret)
725 return ret;
Michael Ellerman9c831332007-04-18 19:39:21 +1000726
727 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900728 if (ret)
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100729 goto out_avail;
Michael Ellerman9c831332007-04-18 19:39:21 +1000730
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700731 /*
732 * Some devices require MSI-X to be enabled before we can touch the
733 * MSI-X registers. We need to mask all the vectors to prevent
734 * interrupts coming in before they're fully set up.
735 */
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800736 msix_clear_and_set_ctrl(dev, 0,
737 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700738
Hidetoshi Seto75cb3422009-08-06 11:35:10 +0900739 msix_program_entries(dev, entries);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700740
Neil Hormanda8d1c82011-10-06 14:08:18 -0400741 ret = populate_msi_sysfs(dev);
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100742 if (ret)
743 goto out_free;
Neil Hormanda8d1c82011-10-06 14:08:18 -0400744
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700745 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700746 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800747 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800749 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 return 0;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900752
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100753out_avail:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900754 if (ret < 0) {
755 /*
756 * If we had some success, report the number of irqs
757 * we succeeded in setting up.
758 */
Hidetoshi Setod9d70702009-08-06 11:35:48 +0900759 struct msi_desc *entry;
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900760 int avail = 0;
761
762 list_for_each_entry(entry, &dev->msi_list, list) {
763 if (entry->irq != 0)
764 avail++;
765 }
766 if (avail != 0)
767 ret = avail;
768 }
769
Alexander Gordeev2adc7902013-12-16 09:34:56 +0100770out_free:
Hidetoshi Seto583871d2009-08-06 11:33:39 +0900771 free_msi_irqs(dev);
772
773 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774}
775
776/**
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600777 * pci_msi_supported - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400778 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000779 * @nvec: how many MSIs have been requested ?
Brice Goglin24334a12006-08-31 01:55:07 -0400780 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700781 * Look at global flags, the device itself, and its parent buses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000782 * to determine if MSI/-X are supported for the device. If MSI/-X is
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600783 * supported return 1, else return 0.
Brice Goglin24334a12006-08-31 01:55:07 -0400784 **/
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600785static int pci_msi_supported(struct pci_dev *dev, int nvec)
Brice Goglin24334a12006-08-31 01:55:07 -0400786{
787 struct pci_bus *bus;
788
Brice Goglin0306ebf2006-10-05 10:24:31 +0200789 /* MSI must be globally enabled and supported by the device */
Alexander Gordeev27e20602014-09-23 14:25:11 -0600790 if (!pci_msi_enable)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600791 return 0;
Alexander Gordeev27e20602014-09-23 14:25:11 -0600792
793 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600794 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400795
Michael Ellerman314e77b2007-04-05 17:19:12 +1000796 /*
797 * You can't ask to have 0 or less MSIs configured.
798 * a) it's stupid ..
799 * b) the list manipulation code assumes nvec >= 1.
800 */
801 if (nvec < 1)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600802 return 0;
Michael Ellerman314e77b2007-04-05 17:19:12 +1000803
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900804 /*
805 * Any bridge which does NOT route MSI transactions from its
806 * secondary bus to its primary bus must set NO_MSI flag on
Brice Goglin0306ebf2006-10-05 10:24:31 +0200807 * the secondary pci_bus.
808 * We expect only arch-specific PCI host bus controller driver
809 * or quirks for specific PCI bridges to be setting NO_MSI.
810 */
Brice Goglin24334a12006-08-31 01:55:07 -0400811 for (bus = dev->bus; bus; bus = bus->parent)
812 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600813 return 0;
Brice Goglin24334a12006-08-31 01:55:07 -0400814
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600815 return 1;
Brice Goglin24334a12006-08-31 01:55:07 -0400816}
817
818/**
Alexander Gordeevd1ac1d22013-12-30 08:28:13 +0100819 * pci_msi_vec_count - Return the number of MSI vectors a device can send
820 * @dev: device to report about
821 *
822 * This function returns the number of MSI vectors a device requested via
823 * Multiple Message Capable register. It returns a negative errno if the
824 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
825 * and returns a power of two, up to a maximum of 2^5 (32), according to the
826 * MSI specification.
827 **/
828int pci_msi_vec_count(struct pci_dev *dev)
829{
830 int ret;
831 u16 msgctl;
832
833 if (!dev->msi_cap)
834 return -EINVAL;
835
836 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
837 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
838
839 return ret;
840}
841EXPORT_SYMBOL(pci_msi_vec_count);
842
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400843void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400845 struct msi_desc *desc;
846 u32 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100848 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700849 return;
850
Matthew Wilcox110828c2009-06-16 06:31:45 -0600851 BUG_ON(list_empty(&dev->msi_list));
852 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600853
Gavin Shane375b562013-04-04 16:54:30 +0000854 msi_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700855 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800856 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700857
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900858 /* Return the device with MSI unmasked as initial states */
Yijing Wang31ea5d42014-06-19 16:30:30 +0800859 mask = msi_mask(desc->msi_attrib.multi_cap);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900860 /* Keep cached state to be restored */
Yijing Wang03f56e42014-10-27 10:44:37 +0800861 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100862
863 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400864 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700865}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400866
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900867void pci_disable_msi(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700868{
Yinghai Lud52877c2008-04-23 14:58:09 -0700869 if (!pci_msi_enable || !dev || !dev->msi_enabled)
870 return;
871
872 pci_msi_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900873 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100875EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877/**
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100878 * pci_msix_vec_count - return the number of device's MSI-X table entries
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100879 * @dev: pointer to the pci_dev data structure of MSI-X device function
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100880 * This function returns the number of device's MSI-X table entries and
881 * therefore the number of MSI-X vectors device is capable of sending.
882 * It returns a negative errno if the device is not capable of sending MSI-X
883 * interrupts.
884 **/
885int pci_msix_vec_count(struct pci_dev *dev)
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100886{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100887 u16 control;
888
Gavin Shan520fe9d2013-04-04 16:54:33 +0000889 if (!dev->msix_cap)
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100890 return -EINVAL;
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100891
Bjorn Helgaasf84ecd22013-04-17 17:38:32 -0600892 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
Bjorn Helgaas527eee22013-04-17 17:44:48 -0600893 return msix_table_size(control);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100894}
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100895EXPORT_SYMBOL(pci_msix_vec_count);
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100896
897/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 * pci_enable_msix - configure device's MSI-X capability structure
899 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700900 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700901 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 *
903 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700904 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 * MSI-X mode enabled on its hardware device function. A return of zero
906 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700907 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300909 * of irqs or MSI-X vectors available. Driver should use the returned value to
910 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 **/
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900912int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913{
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600914 int nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700915 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
Alexander Gordeeva06cd742014-09-23 12:45:58 -0600917 if (!pci_msi_supported(dev, nvec))
918 return -EINVAL;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000919
Alexander Gordeev27e20602014-09-23 14:25:11 -0600920 if (!entries)
921 return -EINVAL;
922
Alexander Gordeevff1aa432013-12-30 08:28:15 +0100923 nr_entries = pci_msix_vec_count(dev);
924 if (nr_entries < 0)
925 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300927 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
929 /* Check for any invalid entries */
930 for (i = 0; i < nvec; i++) {
931 if (entries[i].entry >= nr_entries)
932 return -EINVAL; /* invalid entry */
933 for (j = i + 1; j < nvec; j++) {
934 if (entries[i].entry == entries[j].entry)
935 return -EINVAL; /* duplicate entry */
936 }
937 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700938 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700939
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700940 /* Check whether driver already requested for MSI irq */
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900941 if (dev->msi_enabled) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400942 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 return -EINVAL;
944 }
Bjorn Helgaas5ec09402014-09-23 14:38:28 -0600945 return msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100947EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900949void pci_msix_shutdown(struct pci_dev *dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100950{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900951 struct msi_desc *entry;
952
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100953 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700954 return;
955
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900956 /* Return the device with MSI-X masked as initial states */
957 list_for_each_entry(entry, &dev->msi_list, list) {
958 /* Keep cached states to be restored */
Yijing Wang03f56e42014-10-27 10:44:37 +0800959 __msix_mask_irq(entry, 1);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900960 }
961
Yijing Wang66f0d0c2014-06-19 16:29:53 +0800962 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
David Millerba698ad2007-10-25 01:16:30 -0700963 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800964 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700965}
Hidetoshi Setoc9018512009-08-06 11:31:27 +0900966
Hidetoshi Seto500559a2009-08-10 10:14:15 +0900967void pci_disable_msix(struct pci_dev *dev)
Yinghai Lud52877c2008-04-23 14:58:09 -0700968{
969 if (!pci_msi_enable || !dev || !dev->msix_enabled)
970 return;
971
972 pci_msix_shutdown(dev);
Hidetoshi Setof56e4482009-08-06 11:32:51 +0900973 free_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100975EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700977void pci_no_msi(void)
978{
979 pci_msi_enable = 0;
980}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000981
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700982/**
983 * pci_msi_enabled - is MSI enabled?
984 *
985 * Returns true if MSI has not been disabled by the command-line option
986 * pci=nomsi.
987 **/
988int pci_msi_enabled(void)
989{
990 return pci_msi_enable;
991}
992EXPORT_SYMBOL(pci_msi_enabled);
993
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000994void pci_msi_init_pci_dev(struct pci_dev *dev)
995{
996 INIT_LIST_HEAD(&dev->msi_list);
Eric W. Biedermand5dea7d2011-10-17 11:46:06 -0700997
998 /* Disable the msi hardware to avoid screaming interrupts
999 * during boot. This is the power on reset default so
1000 * usually this should be a noop.
1001 */
Gavin Shane375b562013-04-04 16:54:30 +00001002 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1003 if (dev->msi_cap)
1004 msi_set_enable(dev, 0);
1005
1006 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1007 if (dev->msix_cap)
Yijing Wang66f0d0c2014-06-19 16:29:53 +08001008 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
Michael Ellerman4aa9bc92007-04-05 17:19:10 +10001009}
Alexander Gordeev302a2522013-12-30 08:28:16 +01001010
1011/**
1012 * pci_enable_msi_range - configure device's MSI capability structure
1013 * @dev: device to configure
1014 * @minvec: minimal number of interrupts to configure
1015 * @maxvec: maximum number of interrupts to configure
1016 *
1017 * This function tries to allocate a maximum possible number of interrupts in a
1018 * range between @minvec and @maxvec. It returns a negative errno if an error
1019 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1020 * and updates the @dev's irq member to the lowest new interrupt number;
1021 * the other interrupt numbers allocated to this device are consecutive.
1022 **/
1023int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1024{
Alexander Gordeev034cd972014-04-14 15:28:35 +02001025 int nvec;
Alexander Gordeev302a2522013-12-30 08:28:16 +01001026 int rc;
1027
Alexander Gordeeva06cd742014-09-23 12:45:58 -06001028 if (!pci_msi_supported(dev, minvec))
1029 return -EINVAL;
Alexander Gordeev034cd972014-04-14 15:28:35 +02001030
1031 WARN_ON(!!dev->msi_enabled);
1032
1033 /* Check whether driver already requested MSI-X irqs */
1034 if (dev->msix_enabled) {
1035 dev_info(&dev->dev,
1036 "can't enable MSI (MSI-X already enabled)\n");
1037 return -EINVAL;
1038 }
1039
Alexander Gordeev302a2522013-12-30 08:28:16 +01001040 if (maxvec < minvec)
1041 return -ERANGE;
1042
Alexander Gordeev034cd972014-04-14 15:28:35 +02001043 nvec = pci_msi_vec_count(dev);
1044 if (nvec < 0)
1045 return nvec;
1046 else if (nvec < minvec)
1047 return -EINVAL;
1048 else if (nvec > maxvec)
1049 nvec = maxvec;
1050
Alexander Gordeev302a2522013-12-30 08:28:16 +01001051 do {
Alexander Gordeev034cd972014-04-14 15:28:35 +02001052 rc = msi_capability_init(dev, nvec);
Alexander Gordeev302a2522013-12-30 08:28:16 +01001053 if (rc < 0) {
1054 return rc;
1055 } else if (rc > 0) {
1056 if (rc < minvec)
1057 return -ENOSPC;
1058 nvec = rc;
1059 }
1060 } while (rc);
1061
1062 return nvec;
1063}
1064EXPORT_SYMBOL(pci_enable_msi_range);
1065
1066/**
1067 * pci_enable_msix_range - configure device's MSI-X capability structure
1068 * @dev: pointer to the pci_dev data structure of MSI-X device function
1069 * @entries: pointer to an array of MSI-X entries
1070 * @minvec: minimum number of MSI-X irqs requested
1071 * @maxvec: maximum number of MSI-X irqs requested
1072 *
1073 * Setup the MSI-X capability structure of device function with a maximum
1074 * possible number of interrupts in the range between @minvec and @maxvec
1075 * upon its software driver call to request for MSI-X mode enabled on its
1076 * hardware device function. It returns a negative errno if an error occurs.
1077 * If it succeeds, it returns the actual number of interrupts allocated and
1078 * indicates the successful configuration of MSI-X capability structure
1079 * with new allocated MSI-X interrupts.
1080 **/
1081int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1082 int minvec, int maxvec)
1083{
1084 int nvec = maxvec;
1085 int rc;
1086
1087 if (maxvec < minvec)
1088 return -ERANGE;
1089
1090 do {
1091 rc = pci_enable_msix(dev, entries, nvec);
1092 if (rc < 0) {
1093 return rc;
1094 } else if (rc > 0) {
1095 if (rc < minvec)
1096 return -ENOSPC;
1097 nvec = rc;
1098 }
1099 } while (rc);
1100
1101 return nvec;
1102}
1103EXPORT_SYMBOL(pci_enable_msix_range);